qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Anthony Liguori <anthony@codemonkey.ws>
To: Avi Kivity <avi@redhat.com>
Cc: qemu-devel@nongnu.org, kvm@vger.kernel.org,
	"Michael S. Tsirkin" <mst@redhat.com>
Subject: Re: [Qemu-devel] [PATCH v3 15/39] e1000: convert to memory API
Date: Fri, 05 Aug 2011 10:19:27 -0500	[thread overview]
Message-ID: <4E3C09FF.7040006@codemonkey.ws> (raw)
In-Reply-To: <1312463195-13605-16-git-send-email-avi@redhat.com>

On 08/04/2011 08:06 AM, Avi Kivity wrote:
> Reviewed-by: Richard Henderson<rth@twiddle.net>
> Signed-off-by: Avi Kivity<avi@redhat.com>

Reviewed-by: Anthony Liguori <aliguori@us.ibm.com>

Regards,

Anthony Liguori

> ---
>   hw/e1000.c |  114 +++++++++++++++++++++++++----------------------------------
>   1 files changed, 48 insertions(+), 66 deletions(-)
>
> diff --git a/hw/e1000.c b/hw/e1000.c
> index 96d84f9..dfc082b 100644
> --- a/hw/e1000.c
> +++ b/hw/e1000.c
> @@ -82,7 +82,8 @@ typedef struct E1000State_st {
>       PCIDevice dev;
>       NICState *nic;
>       NICConf conf;
> -    int mmio_index;
> +    MemoryRegion mmio;
> +    MemoryRegion io;
>
>       uint32_t mac_reg[0x8000];
>       uint16_t phy_reg[0x20];
> @@ -151,14 +152,6 @@ static const char phy_regcap[0x20] = {
>   };
>
>   static void
> -ioport_map(PCIDevice *pci_dev, int region_num, pcibus_t addr,
> -           pcibus_t size, int type)
> -{
> -    DBGOUT(IO, "e1000_ioport_map addr=0x%04"FMT_PCIBUS
> -           " size=0x%08"FMT_PCIBUS"\n", addr, size);
> -}
> -
> -static void
>   set_interrupt_cause(E1000State *s, int index, uint32_t val)
>   {
>       if (val)
> @@ -905,7 +898,8 @@ static void (*macreg_writeops[])(E1000State *, int, uint32_t) = {
>   enum { NWRITEOPS = ARRAY_SIZE(macreg_writeops) };
>
>   static void
> -e1000_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
> +e1000_mmio_write(void *opaque, target_phys_addr_t addr, uint64_t val,
> +                 unsigned size)
>   {
>       E1000State *s = opaque;
>       unsigned int index = (addr&  0x1ffff)>>  2;
> @@ -913,31 +907,15 @@ e1000_mmio_writel(void *opaque, target_phys_addr_t addr, uint32_t val)
>       if (index<  NWRITEOPS&&  macreg_writeops[index]) {
>           macreg_writeops[index](s, index, val);
>       } else if (index<  NREADOPS&&  macreg_readops[index]) {
> -        DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04x\n", index<<2, val);
> +        DBGOUT(MMIO, "e1000_mmio_writel RO %x: 0x%04"PRIx64"\n", index<<2, val);
>       } else {
> -        DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08x\n",
> +        DBGOUT(UNKNOWN, "MMIO unknown write addr=0x%08x,val=0x%08"PRIx64"\n",
>                  index<<2, val);
>       }
>   }
>
> -static void
> -e1000_mmio_writew(void *opaque, target_phys_addr_t addr, uint32_t val)
> -{
> -    // emulate hw without byte enables: no RMW
> -    e1000_mmio_writel(opaque, addr&  ~3,
> -                      (val&  0xffff)<<  (8*(addr&  3)));
> -}
> -
> -static void
> -e1000_mmio_writeb(void *opaque, target_phys_addr_t addr, uint32_t val)
> -{
> -    // emulate hw without byte enables: no RMW
> -    e1000_mmio_writel(opaque, addr&  ~3,
> -                      (val&  0xff)<<  (8*(addr&  3)));
> -}
> -
> -static uint32_t
> -e1000_mmio_readl(void *opaque, target_phys_addr_t addr)
> +static uint64_t
> +e1000_mmio_read(void *opaque, target_phys_addr_t addr, unsigned size)
>   {
>       E1000State *s = opaque;
>       unsigned int index = (addr&  0x1ffff)>>  2;
> @@ -950,20 +928,39 @@ e1000_mmio_readl(void *opaque, target_phys_addr_t addr)
>       return 0;
>   }
>
> -static uint32_t
> -e1000_mmio_readb(void *opaque, target_phys_addr_t addr)
> +static const MemoryRegionOps e1000_mmio_ops = {
> +    .read = e1000_mmio_read,
> +    .write = e1000_mmio_write,
> +    .endianness = DEVICE_LITTLE_ENDIAN,
> +    .impl = {
> +        .min_access_size = 4,
> +        .max_access_size = 4,
> +    },
> +};
> +
> +static uint64_t e1000_io_read(void *opaque, target_phys_addr_t addr,
> +                              unsigned size)
>   {
> -    return ((e1000_mmio_readl(opaque, addr&  ~3))>>
> -            (8 * (addr&  3)))&  0xff;
> +    E1000State *s = opaque;
> +
> +    (void)s;
> +    return 0;
>   }
>
> -static uint32_t
> -e1000_mmio_readw(void *opaque, target_phys_addr_t addr)
> +static void e1000_io_write(void *opaque, target_phys_addr_t addr,
> +                           uint64_t val, unsigned size)
>   {
> -    return ((e1000_mmio_readl(opaque, addr&  ~3))>>
> -            (8 * (addr&  3)))&  0xffff;
> +    E1000State *s = opaque;
> +
> +    (void)s;
>   }
>
> +static const MemoryRegionOps e1000_io_ops = {
> +    .read = e1000_io_read,
> +    .write = e1000_io_write,
> +    .endianness = DEVICE_LITTLE_ENDIAN,
> +};
> +
>   static bool is_version_1(void *opaque, int version_id)
>   {
>       return version_id == 1;
> @@ -1083,36 +1080,22 @@ static const uint32_t mac_reg_init[] = {
>
>   /* PCI interface */
>
> -static CPUWriteMemoryFunc * const e1000_mmio_write[] = {
> -    e1000_mmio_writeb,	e1000_mmio_writew,	e1000_mmio_writel
> -};
> -
> -static CPUReadMemoryFunc * const e1000_mmio_read[] = {
> -    e1000_mmio_readb,	e1000_mmio_readw,	e1000_mmio_readl
> -};
> -
>   static void
> -e1000_mmio_map(PCIDevice *pci_dev, int region_num,
> -                pcibus_t addr, pcibus_t size, int type)
> +e1000_mmio_setup(E1000State *d)
>   {
> -    E1000State *d = DO_UPCAST(E1000State, dev, pci_dev);
>       int i;
>       const uint32_t excluded_regs[] = {
>           E1000_MDIC, E1000_ICR, E1000_ICS, E1000_IMS,
>           E1000_IMC, E1000_TCTL, E1000_TDT, PNPMMIO_SIZE
>       };
>
> -
> -    DBGOUT(MMIO, "e1000_mmio_map addr=0x%08"FMT_PCIBUS" 0x%08"FMT_PCIBUS"\n",
> -           addr, size);
> -
> -    cpu_register_physical_memory(addr, PNPMMIO_SIZE, d->mmio_index);
> -    qemu_register_coalesced_mmio(addr, excluded_regs[0]);
> -
> +    memory_region_init_io(&d->mmio,&e1000_mmio_ops, d, "e1000-mmio",
> +                          PNPMMIO_SIZE);
> +    memory_region_add_coalescing(&d->mmio, 0, excluded_regs[0]);
>       for (i = 0; excluded_regs[i] != PNPMMIO_SIZE; i++)
> -        qemu_register_coalesced_mmio(addr + excluded_regs[i] + 4,
> -                                     excluded_regs[i + 1] -
> -                                     excluded_regs[i] - 4);
> +        memory_region_add_coalescing(&d->mmio, excluded_regs[i] + 4,
> +                                     excluded_regs[i+1] - excluded_regs[i] - 4);
> +    memory_region_init_io(&d->io,&e1000_io_ops, d, "e1000-io", IOPORT_SIZE);
>   }
>
>   static void
> @@ -1128,7 +1111,8 @@ pci_e1000_uninit(PCIDevice *dev)
>   {
>       E1000State *d = DO_UPCAST(E1000State, dev, dev);
>
> -    cpu_unregister_io_memory(d->mmio_index);
> +    memory_region_destroy(&d->mmio);
> +    memory_region_destroy(&d->io);
>       qemu_del_vlan_client(&d->nic->nc);
>       return 0;
>   }
> @@ -1172,14 +1156,12 @@ static int pci_e1000_init(PCIDevice *pci_dev)
>       /* TODO: RST# value should be 0 if programmable, PCI spec 6.2.4 */
>       pci_conf[PCI_INTERRUPT_PIN] = 1; // interrupt pin 0
>
> -    d->mmio_index = cpu_register_io_memory(e1000_mmio_read,
> -            e1000_mmio_write, d, DEVICE_LITTLE_ENDIAN);
> +    e1000_mmio_setup(d);
>
> -    pci_register_bar(&d->dev, 0, PNPMMIO_SIZE,
> -                           PCI_BASE_ADDRESS_SPACE_MEMORY, e1000_mmio_map);
> +    pci_register_bar_region(&d->dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY,
> +&d->mmio);
>
> -    pci_register_bar(&d->dev, 1, IOPORT_SIZE,
> -                           PCI_BASE_ADDRESS_SPACE_IO, ioport_map);
> +    pci_register_bar_region(&d->dev, 1, PCI_BASE_ADDRESS_SPACE_IO,&d->io);
>
>       memmove(d->eeprom_data, e1000_eeprom_template,
>           sizeof e1000_eeprom_template);

  reply	other threads:[~2011-08-05 15:19 UTC|newest]

Thread overview: 79+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2011-08-04 13:05 [Qemu-devel] [PATCH v3 00/39] Memory API, batch 2: PCI devices Avi Kivity
2011-08-04 13:05 ` [Qemu-devel] [PATCH v3 01/39] virtio-pci: get config on init Avi Kivity
2011-08-05 13:52   ` Anthony Liguori
2011-08-07  8:20     ` Avi Kivity
2011-08-08 10:36     ` Michael S. Tsirkin
2011-08-08 12:45       ` Anthony Liguori
2011-08-08 12:48         ` Avi Kivity
2011-08-08 12:56         ` Michael S. Tsirkin
2011-08-08 13:02           ` Anthony Liguori
2011-08-08 13:14             ` Michael S. Tsirkin
2011-08-08 13:15               ` Anthony Liguori
2011-08-04 13:05 ` [Qemu-devel] [PATCH v3 02/39] pci: add API to get a BAR's mapped address Avi Kivity
2011-08-05 13:53   ` Anthony Liguori
2011-08-07  8:22     ` Avi Kivity
2011-08-04 13:05 ` [Qemu-devel] [PATCH v3 03/39] vmsvga: don't remember pci BAR address in callback any more Avi Kivity
2011-08-05 13:54   ` Anthony Liguori
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 04/39] vga: convert vga and its derivatives to the memory API Avi Kivity
2011-08-05 14:02   ` Anthony Liguori
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 05/39] cirrus: simplify mmio BAR access functions Avi Kivity
2011-08-05 14:04   ` Anthony Liguori
2011-08-05 14:08   ` Anthony Liguori
2011-08-07  8:25     ` Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 06/39] cirrus: simplify bitblt " Avi Kivity
2011-08-05 14:09   ` Anthony Liguori
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 07/39] cirrus: simplify vga window mmio " Avi Kivity
2011-08-05 14:09   ` Anthony Liguori
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 08/39] vga: " Avi Kivity
2011-08-05 14:10   ` Anthony Liguori
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 09/39] cirrus: simplify linear framebuffer " Avi Kivity
2011-08-05 14:11   ` Anthony Liguori
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 10/39] Integrate I/O memory regions into qemu Avi Kivity
2011-08-05 14:15   ` Anthony Liguori
2011-08-07  8:27     ` Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 11/39] pci: pass I/O address space to new PCI bus Avi Kivity
2011-08-05 14:16   ` Anthony Liguori
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 12/39] pci: allow I/O BARs to be registered with pci_register_bar_region() Avi Kivity
2011-08-05 14:19   ` Anthony Liguori
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 13/39] rtl8139: convert to memory API Avi Kivity
2011-08-05 14:21   ` Anthony Liguori
2011-08-07  8:56     ` Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 14/39] ac97: " Avi Kivity
2011-08-05 14:23   ` Anthony Liguori
2011-08-05 16:47     ` malc
2011-08-07  8:30       ` Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 15/39] e1000: " Avi Kivity
2011-08-05 15:19   ` Anthony Liguori [this message]
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 16/39] eepro100: " Avi Kivity
2011-08-05 15:20   ` Anthony Liguori
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 17/39] es1370: " Avi Kivity
2011-08-05 15:21   ` Anthony Liguori
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 18/39] ide: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 19/39] ivshmem: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 20/39] virtio-pci: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 21/39] ahci: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 22/39] intel-hda: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 23/39] lsi53c895a: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 24/39] ppc: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 25/39] ne2000: " Avi Kivity
2011-08-05 15:28   ` Anthony Liguori
2011-08-07  9:21     ` Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 26/39] pcnet: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 27/39] i6300esb: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 28/39] isa-mmio: concert " Avi Kivity
2011-08-05 15:29   ` Anthony Liguori
2011-08-07  9:21     ` Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 29/39] sun4u: convert " Avi Kivity
2011-08-05 15:30   ` Anthony Liguori
2011-08-07  9:27     ` Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 30/39] ehci: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 31/39] uhci: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 32/39] xen-platform: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 33/39] msix: " Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 34/39] pci: remove pci_register_bar_simple() Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 35/39] pci: convert pci rom to memory API Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 36/39] pci: remove pci_register_bar() Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 37/39] pci: fold BAR mapping function into its caller Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 38/39] pci: rename pci_register_bar_region() to pci_register_bar() Avi Kivity
2011-08-04 13:06 ` [Qemu-devel] [PATCH v3 39/39] pci: remove support for pre memory API BARs Avi Kivity
2011-08-05 15:34 ` [Qemu-devel] [PATCH v3 00/39] Memory API, batch 2: PCI devices Anthony Liguori

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=4E3C09FF.7040006@codemonkey.ws \
    --to=anthony@codemonkey.ws \
    --cc=avi@redhat.com \
    --cc=kvm@vger.kernel.org \
    --cc=mst@redhat.com \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).