qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: "Andreas Färber" <afaerber@suse.de>
To: Gerd Hoffmann <kraxel@redhat.com>
Cc: peter.crosthwaite@xilinx.com, qemu-devel@nongnu.org
Subject: Re: [Qemu-devel] [RfC PATCH 3/5] usb/ehci: seperate out PCIisms
Date: Wed, 31 Oct 2012 17:05:57 +0100	[thread overview]
Message-ID: <50914C65.8040303@suse.de> (raw)
In-Reply-To: <1351596522-8142-4-git-send-email-kraxel@redhat.com>

Am 30.10.2012 12:28, schrieb Gerd Hoffmann:
> From: Peter Crosthwaite <peter.crosthwaite@xilinx.com>
> 
> Seperate the PCI stuff from the EHCI components. Extracted the PCIDevice
> out into a new wrapper struct to make EHCIState non-PCI-specific. Seperated
> tho non PCI init component out into a seperate "common" init function.
> 
> Signed-off-by: Peter Crosthwaite <peter.crosthwaite@xilinx.com>
> Signed-off-by: Gerd Hoffmann <kraxel@redhat.com>
> ---
>  hw/usb/hcd-ehci.c |  124 +++++++++++++++++++++++++++++++----------------------
>  1 files changed, 72 insertions(+), 52 deletions(-)
> 
> diff --git a/hw/usb/hcd-ehci.c b/hw/usb/hcd-ehci.c
> index 28890b5..59580fc 100644
> --- a/hw/usb/hcd-ehci.c
> +++ b/hw/usb/hcd-ehci.c
> @@ -385,7 +385,6 @@ struct EHCIQueue {
>  typedef QTAILQ_HEAD(EHCIQueueHead, EHCIQueue) EHCIQueueHead;
>  
>  struct EHCIState {
> -    PCIDevice dev;
>      USBBus bus;
>      qemu_irq irq;
>      MemoryRegion mem;
> @@ -447,6 +446,11 @@ struct EHCIState {
>      bool int_req_by_async;
>  };
>  
> +typedef struct EHCIPCIState {
> +    PCIDevice pcidev;
> +    EHCIState ehci;
> +} EHCIPCIState;
> +
>  #define SET_LAST_RUN_CLOCK(s) \
>      (s)->last_run_ns = qemu_get_clock_ns(vm_clock);
>  
> @@ -2553,7 +2557,7 @@ static const MemoryRegionOps ehci_mmio_port_ops = {
>      .endianness = DEVICE_LITTLE_ENDIAN,
>  };
>  
> -static int usb_ehci_initfn(PCIDevice *dev);
> +static int usb_ehci_pci_initfn(PCIDevice *dev);
>  
>  static USBPortOps ehci_port_ops = {
>      .attach = ehci_attach,
> @@ -2614,12 +2618,11 @@ static void usb_ehci_vm_state_change(void *opaque, int running, RunState state)
>  }
>  
>  static const VMStateDescription vmstate_ehci = {
> -    .name        = "ehci",
> +    .name        = "ehci-core",
>      .version_id  = 2,
>      .minimum_version_id  = 1,
>      .post_load   = usb_ehci_post_load,
>      .fields      = (VMStateField[]) {
> -        VMSTATE_PCI_DEVICE(dev, EHCIState),
>          /* mmio registers */
>          VMSTATE_UINT32(usbcmd, EHCIState),
>          VMSTATE_UINT32(usbsts, EHCIState),
> @@ -2650,8 +2653,19 @@ static const VMStateDescription vmstate_ehci = {
>      }
>  };
>  
> -static Property ehci_properties[] = {
> -    DEFINE_PROP_UINT32("maxframes", EHCIState, maxframes, 128),
> +static const VMStateDescription vmstate_ehci_pci = {
> +    .name        = "ehci",
> +    .version_id  = 2,
> +    .minimum_version_id  = 1,
> +    .post_load   = usb_ehci_post_load,
> +    .fields      = (VMStateField[]) {
> +        VMSTATE_PCI_DEVICE(pcidev, EHCIPCIState),
> +        VMSTATE_STRUCT(ehci, EHCIPCIState, 2, vmstate_ehci, EHCIState),
> +    }
> +};
> +
> +static Property ehci_pci_properties[] = {
> +    DEFINE_PROP_UINT32("maxframes", EHCIPCIState, ehci.maxframes, 128),
>      DEFINE_PROP_END_OF_LIST(),
>  };
>  
> @@ -2660,13 +2674,13 @@ static void ehci_class_init(ObjectClass *klass, void *data)
>      DeviceClass *dc = DEVICE_CLASS(klass);
>      PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
>  
> -    k->init = usb_ehci_initfn;
> +    k->init = usb_ehci_pci_initfn;
>      k->vendor_id = PCI_VENDOR_ID_INTEL;
>      k->device_id = PCI_DEVICE_ID_INTEL_82801D; /* ich4 */
>      k->revision = 0x10;
>      k->class_id = PCI_CLASS_SERIAL_USB;
>      dc->vmsd = &vmstate_ehci;
> -    dc->props = ehci_properties;
> +    dc->props = ehci_pci_properties;
>  }
>  
>  static TypeInfo ehci_info = {
> @@ -2681,13 +2695,13 @@ static void ich9_ehci_class_init(ObjectClass *klass, void *data)
>      DeviceClass *dc = DEVICE_CLASS(klass);
>      PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
>  
> -    k->init = usb_ehci_initfn;
> +    k->init = usb_ehci_pci_initfn;
>      k->vendor_id = PCI_VENDOR_ID_INTEL;
>      k->device_id = PCI_DEVICE_ID_INTEL_82801I_EHCI1;
>      k->revision = 0x03;
>      k->class_id = PCI_CLASS_SERIAL_USB;
>      dc->vmsd = &vmstate_ehci;
> -    dc->props = ehci_properties;
> +    dc->props = ehci_pci_properties;
>  }
>  
>  static TypeInfo ich9_ehci_info = {
> @@ -2697,44 +2711,10 @@ static TypeInfo ich9_ehci_info = {
>      .class_init    = ich9_ehci_class_init,
>  };
>  
> -static int usb_ehci_initfn(PCIDevice *dev)
> +static void usb_ehci_initfn(EHCIState *s, DeviceState *dev)
>  {
> -    EHCIState *s = DO_UPCAST(EHCIState, dev, dev);
> -    uint8_t *pci_conf = s->dev.config;
>      int i;
>  
> -    pci_set_byte(&pci_conf[PCI_CLASS_PROG], 0x20);
> -
> -    /* capabilities pointer */
> -    pci_set_byte(&pci_conf[PCI_CAPABILITY_LIST], 0x00);
> -    //pci_set_byte(&pci_conf[PCI_CAPABILITY_LIST], 0x50);
> -
> -    pci_set_byte(&pci_conf[PCI_INTERRUPT_PIN], 4); /* interrupt pin D */
> -    pci_set_byte(&pci_conf[PCI_MIN_GNT], 0);
> -    pci_set_byte(&pci_conf[PCI_MAX_LAT], 0);
> -
> -    // pci_conf[0x50] = 0x01; // power management caps
> -
> -    pci_set_byte(&pci_conf[USB_SBRN], USB_RELEASE_2); // release number (2.1.4)
> -    pci_set_byte(&pci_conf[0x61], 0x20);  // frame length adjustment (2.1.5)
> -    pci_set_word(&pci_conf[0x62], 0x00);  // port wake up capability (2.1.6)
> -
> -    pci_conf[0x64] = 0x00;
> -    pci_conf[0x65] = 0x00;
> -    pci_conf[0x66] = 0x00;
> -    pci_conf[0x67] = 0x00;
> -    pci_conf[0x68] = 0x01;
> -    pci_conf[0x69] = 0x00;
> -    pci_conf[0x6a] = 0x00;
> -    pci_conf[0x6b] = 0x00;  // USBLEGSUP
> -    pci_conf[0x6c] = 0x00;
> -    pci_conf[0x6d] = 0x00;
> -    pci_conf[0x6e] = 0x00;
> -    pci_conf[0x6f] = 0xc0;  // USBLEFCTLSTS
> -
> -    s->capsbase = 0x00;
> -    s->opregbase = 0x20;
> -
>      /* 2.2 host controller interface version */
>      s->caps[0x00] = (uint8_t)(s->opregbase - s->capsbase);
>      s->caps[0x01] = 0x00;
> @@ -2745,15 +2725,10 @@ static int usb_ehci_initfn(PCIDevice *dev)
>      s->caps[0x06] = 0x00;
>      s->caps[0x07] = 0x00;
>      s->caps[0x08] = 0x80;        /* We can cache whole frame, no 64-bit */
> -    s->caps[0x09] = 0x68;        /* EECP */
>      s->caps[0x0a] = 0x00;
>      s->caps[0x0b] = 0x00;
>  
> -    s->irq = s->dev.irq[3];
> -
> -    s->dma = pci_dma_context(dev);
> -
> -    usb_bus_new(&s->bus, &ehci_bus_ops, &s->dev.qdev);
> +    usb_bus_new(&s->bus, &ehci_bus_ops, dev);
>      for(i = 0; i < NB_PORTS; i++) {
>          usb_register_port(&s->bus, &s->ports[i], s, i, &ehci_port_ops,
>                            USB_SPEED_MASK_HIGH);
> @@ -2781,8 +2756,53 @@ static int usb_ehci_initfn(PCIDevice *dev)
>      memory_region_add_subregion(&s->mem, s->opregbase, &s->mem_opreg);
>      memory_region_add_subregion(&s->mem, s->opregbase + PORTSC_BEGIN,
>                                  &s->mem_ports);
> +}
> +
> +static int usb_ehci_pci_initfn(PCIDevice *dev)
> +{
> +    EHCIPCIState *i = DO_UPCAST(EHCIPCIState, pcidev, dev);

Same as discussed for Peter's patchset, this should be using a QOM cast
macro and may need an abstract base type if there is no unique type
matching EHCIPCIState struct.

Should I send you a follow-up to squash if this is the approach we are
going to take?

Andreas

> +    EHCIState *s = &i->ehci;
> +    uint8_t *pci_conf = dev->config;
> +
> +    pci_set_byte(&pci_conf[PCI_CLASS_PROG], 0x20);
> +
> +    /* capabilities pointer */
> +    pci_set_byte(&pci_conf[PCI_CAPABILITY_LIST], 0x00);
> +    /* pci_set_byte(&pci_conf[PCI_CAPABILITY_LIST], 0x50); */
> +
> +    pci_set_byte(&pci_conf[PCI_INTERRUPT_PIN], 4); /* interrupt pin D */
> +    pci_set_byte(&pci_conf[PCI_MIN_GNT], 0);
> +    pci_set_byte(&pci_conf[PCI_MAX_LAT], 0);
> +
> +    /* pci_conf[0x50] = 0x01; *//* power management caps */
> +
> +    pci_set_byte(&pci_conf[USB_SBRN], USB_RELEASE_2); /* release # (2.1.4) */
> +    pci_set_byte(&pci_conf[0x61], 0x20);  /* frame length adjustment (2.1.5) */
> +    pci_set_word(&pci_conf[0x62], 0x00);  /* port wake up capability (2.1.6) */
> +
> +    pci_conf[0x64] = 0x00;
> +    pci_conf[0x65] = 0x00;
> +    pci_conf[0x66] = 0x00;
> +    pci_conf[0x67] = 0x00;
> +    pci_conf[0x68] = 0x01;
> +    pci_conf[0x69] = 0x00;
> +    pci_conf[0x6a] = 0x00;
> +    pci_conf[0x6b] = 0x00;  /* USBLEGSUP */
> +    pci_conf[0x6c] = 0x00;
> +    pci_conf[0x6d] = 0x00;
> +    pci_conf[0x6e] = 0x00;
> +    pci_conf[0x6f] = 0xc0;  /* USBLEFCTLSTS */
> +
> +    s->caps[0x09] = 0x68;        /* EECP */
> +
> +    s->irq = dev->irq[3];
> +    s->dma = pci_dma_context(dev);
> +
> +    s->capsbase = 0x00;
> +    s->opregbase = 0x20;
>  
> -    pci_register_bar(&s->dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->mem);
> +    usb_ehci_initfn(s, DEVICE(dev));
> +    pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->mem);
>  
>      return 0;
>  }
> 


-- 
SUSE LINUX Products GmbH, Maxfeldstr. 5, 90409 Nürnberg, Germany
GF: Jeff Hawn, Jennifer Guild, Felix Imendörffer; HRB 16746 AG Nürnberg

  reply	other threads:[~2012-10-31 16:06 UTC|newest]

Thread overview: 12+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2012-10-30 11:28 [Qemu-devel] [RfC PATCH 0/5] ehci pci splitup Gerd Hoffmann
2012-10-30 11:28 ` [Qemu-devel] [RfC PATCH 1/5] usb/ehci: parameterise the register region offsets Gerd Hoffmann
2012-10-30 12:41   ` Andreas Färber
2012-10-30 11:28 ` [Qemu-devel] [RfC PATCH 2/5] usb/ehci: Abstract away PCI DMA API Gerd Hoffmann
2012-10-30 12:42   ` Andreas Färber
2012-10-30 11:28 ` [Qemu-devel] [RfC PATCH 3/5] usb/ehci: seperate out PCIisms Gerd Hoffmann
2012-10-31 16:05   ` Andreas Färber [this message]
2012-11-01  8:39     ` Gerd Hoffmann
2012-10-30 11:28 ` [Qemu-devel] [RfC PATCH 4/5] usb/ehci: Guard definition of EHCI_DEBUG Gerd Hoffmann
2012-10-30 11:28 ` [Qemu-devel] [RfC PATCH 5/5] usb/ehci: split into multiple source files Gerd Hoffmann
2012-10-30 13:13 ` [Qemu-devel] [RfC PATCH 0/5] ehci pci splitup Peter Crosthwaite
2012-10-30 14:14   ` Gerd Hoffmann

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=50914C65.8040303@suse.de \
    --to=afaerber@suse.de \
    --cc=kraxel@redhat.com \
    --cc=peter.crosthwaite@xilinx.com \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).