From: Li Guang <lig.fnst@cn.fujitsu.com>
To: Beniamino Galvani <b.galvani@gmail.com>
Cc: Peter Maydell <peter.maydell@linaro.org>,
Peter Crosthwaite <peter.crosthwaite@xilinx.com>,
qemu-devel@nongnu.org
Subject: Re: [Qemu-devel] [PATCH 3/7] allwinner-a10-pit: avoid generation of spurious interrupts
Date: Wed, 19 Feb 2014 09:58:40 +0800 [thread overview]
Message-ID: <53040FD0.7040504@cn.fujitsu.com> (raw)
In-Reply-To: <20140218232605.GC24042@gmail.com>
Beniamino Galvani wrote:
> On Tue, Feb 18, 2014 at 12:17:04PM +0800, Li Guang wrote:
>
>> Beniamino Galvani wrote:
>>
>>> The model was generating interrupts for all enabled timers after the
>>> expiration of one of them. Avoid this by passing to the timer callback
>>> function a structure containing the index of the expired timer.
>>>
>>>
>> did you detect spurious?
>> didn't by my limited test,
>> code will disable any expired timer, unless be re-armed,
>> so it will never generate interrupt any more.
>>
> Yes, when both timer0 and timer1 were enabled and timer0 expired, the
> previous implementation raised two interrupts because the callback
> function iterated over the array of timers. Instead it should consider
> only the timer that generated the event.
>
>
Ok, I like it this if it really can eliminate spurious interrupts.
Thanks!
>
>>> Signed-off-by: Beniamino Galvani<b.galvani@gmail.com>
>>> ---
>>> hw/timer/allwinner-a10-pit.c | 30 +++++++++++++++++++-----------
>>> 1 file changed, 19 insertions(+), 11 deletions(-)
>>>
>>> diff --git a/hw/timer/allwinner-a10-pit.c b/hw/timer/allwinner-a10-pit.c
>>> index b27fce8..3e1c183 100644
>>> --- a/hw/timer/allwinner-a10-pit.c
>>> +++ b/hw/timer/allwinner-a10-pit.c
>>> @@ -19,6 +19,11 @@
>>> #include "sysemu/sysemu.h"
>>> #include "hw/timer/allwinner-a10-pit.h"
>>>
>>> +typedef struct TimerContext {
>>> + AwA10PITState *state;
>>> + int index;
>>> +} TimerContext;
>>> +
>>> static uint64_t a10_pit_read(void *opaque, hwaddr offset, unsigned size)
>>> {
>>> AwA10PITState *s = AW_A10_PIT(opaque);
>>> @@ -193,18 +198,17 @@ static void a10_pit_reset(DeviceState *dev)
>>>
>>> static void a10_pit_timer_cb(void *opaque)
>>> {
>>> - AwA10PITState *s = AW_A10_PIT(opaque);
>>> - uint8_t i;
>>> + TimerContext *tc = opaque;
>>> + AwA10PITState *s = tc->state;
>>> + uint8_t i = tc->index;
>>>
>>> - for (i = 0; i< AW_A10_PIT_TIMER_NR; i++) {
>>> - if (s->control[i]& AW_A10_PIT_TIMER_EN) {
>>> - s->irq_status |= 1<< i;
>>> - if (s->control[i]& AW_A10_PIT_TIMER_MODE) {
>>> - ptimer_stop(s->timer[i]);
>>> - s->control[i]&= ~AW_A10_PIT_TIMER_EN;
>>> - }
>>> - qemu_irq_pulse(s->irq[i]);
>>> + if (s->control[i]& AW_A10_PIT_TIMER_EN) {
>>> + s->irq_status |= 1<< i;
>>> + if (s->control[i]& AW_A10_PIT_TIMER_MODE) {
>>> + ptimer_stop(s->timer[i]);
>>> + s->control[i]&= ~AW_A10_PIT_TIMER_EN;
>>> }
>>> + qemu_irq_pulse(s->irq[i]);
>>> }
>>> }
>>>
>>> @@ -213,6 +217,7 @@ static void a10_pit_init(Object *obj)
>>> AwA10PITState *s = AW_A10_PIT(obj);
>>> SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
>>> QEMUBH * bh[AW_A10_PIT_TIMER_NR];
>>> + TimerContext *tc;
>>> uint8_t i;
>>>
>>> for (i = 0; i< AW_A10_PIT_TIMER_NR; i++) {
>>> @@ -223,7 +228,10 @@ static void a10_pit_init(Object *obj)
>>> sysbus_init_mmio(sbd,&s->iomem);
>>>
>>> for (i = 0; i< AW_A10_PIT_TIMER_NR; i++) {
>>> - bh[i] = qemu_bh_new(a10_pit_timer_cb, s);
>>> + tc = g_malloc(sizeof(TimerContext));
>>> + tc->state = s;
>>> + tc->index = i;
>>> + bh[i] = qemu_bh_new(a10_pit_timer_cb, tc);
>>> s->timer[i] = ptimer_init(bh[i]);
>>> ptimer_set_freq(s->timer[i], 240000);
>>> }
>>>
>>
>
>
next prev parent reply other threads:[~2014-02-19 1:59 UTC|newest]
Thread overview: 22+ messages / expand[flat|nested] mbox.gz Atom feed top
2014-02-17 17:43 [Qemu-devel] [PATCH 0/7] Allwinner A10 fixes Beniamino Galvani
2014-02-17 17:43 ` [Qemu-devel] [PATCH 1/7] allwinner-a10-pic: set vector address when an interrupt is pending Beniamino Galvani
2014-02-18 3:27 ` Li Guang
2014-02-18 23:17 ` Beniamino Galvani
2014-02-17 17:43 ` [Qemu-devel] [PATCH 2/7] allwinner-a10-pic: fix interrupt clear behaviour Beniamino Galvani
2014-02-18 3:49 ` Li Guang
2014-02-18 23:22 ` Beniamino Galvani
2014-02-19 2:02 ` Li Guang
2014-02-22 14:20 ` Beniamino Galvani
2014-02-24 6:45 ` Li Guang
2014-02-24 22:50 ` Beniamino Galvani
2014-02-25 1:08 ` Li Guang
2014-02-17 17:43 ` [Qemu-devel] [PATCH 3/7] allwinner-a10-pit: avoid generation of spurious interrupts Beniamino Galvani
2014-02-18 4:17 ` Li Guang
2014-02-18 23:26 ` Beniamino Galvani
2014-02-19 1:58 ` Li Guang [this message]
2014-02-17 17:43 ` [Qemu-devel] [PATCH 4/7] allwinner-a10-pit: use level triggered interrupts Beniamino Galvani
2014-02-18 3:51 ` Li Guang
2014-02-18 23:29 ` Beniamino Galvani
2014-02-17 17:43 ` [Qemu-devel] [PATCH 5/7] allwinner-a10-pit: implement prescaler and source selection Beniamino Galvani
2014-02-17 17:43 ` [Qemu-devel] [PATCH 6/7] allwinner-emac: set autonegotiation complete bit on link up Beniamino Galvani
2014-02-17 17:43 ` [Qemu-devel] [PATCH 7/7] allwinner-emac: update irq status after writes to interrupt registers Beniamino Galvani
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=53040FD0.7040504@cn.fujitsu.com \
--to=lig.fnst@cn.fujitsu.com \
--cc=b.galvani@gmail.com \
--cc=peter.crosthwaite@xilinx.com \
--cc=peter.maydell@linaro.org \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).