qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Richard Henderson <rth@twiddle.net>
To: Bastian Koppelmann <kbastian@mail.uni-paderborn.de>,
	qemu-devel@nongnu.org
Cc: peter.maydell@linaro.org
Subject: Re: [Qemu-devel] [PATCH v2 06/15] target-tricore: Add instructions of SRC opcode format
Date: Mon, 14 Jul 2014 14:05:35 -0700	[thread overview]
Message-ID: <53C4461F.2070005@twiddle.net> (raw)
In-Reply-To: <1405359671-25985-7-git-send-email-kbastian@mail.uni-paderborn.de>

On 07/14/2014 10:41 AM, Bastian Koppelmann wrote:
> +target_ulong helper_shac(CPUTRICOREState *env, target_ulong r1,
> +                         target_ulong r2, target_ulong len)
> +{
> +    target_ulong carry_out, msk, msk_start, msk_len, ret;
> +    int32_t shift_count;
> +    int const6;
> +    const6 = sextract32(r2, 0, len);
> +
> +    if (const6 >= 0) {
> +        if (const6 != 0) {
> +            msk_start = 32 - const6;
> +            msk_len = 31-msk_start;
> +            msk = ((1 << msk_len) - 1) << msk_start;
> +            carry_out = ((r1 & msk) != 0);
> +        } else {
> +            carry_out = 0;
> +        }
> +        ret = r1 << const6;
> +    } else {
> +
> +        shift_count = 0 - const6;
> +        ret = (int32_t)r1 >> shift_count;
> +        msk = (1 << (shift_count - 1)) - 1;
> +        carry_out = ((r1 & msk) != 0);
> +    }
> +    if (carry_out) {
> +        /* TODO: carry out */
> +    }
> +    return ret;
> +}

Why a helper for SHA?  It's not any more difficult than SH.

> +static void gen_shi(TCGv ret, TCGv r1, int32_t r2, int len)
> +{
> +/* shift_count = sign_ext(const4[3:0]);
> +   D[a] = (shift_count >= 0) ? D[a] << shift_count : D[a] >> (-shift_count); */
> +    int shift_count = sextract32(r2, 0, len);

Careful with your documentation: you're adding the 16-bit documentation as
opposed to the more generic 32-bit documentation.

I do not think you should have a "len" parameter at all.  We've already
sign-extended const4 in decode_src_opc, so there's no need to do it again.

> +static void gen_shaci(TCGv ret, TCGv r1, int32_t con, int len)
> +{
> +    TCGv temp = tcg_const_i32(con);
> +
> +    gen_shac(ret, r1, temp, len);
> +
> +    tcg_temp_free(temp);
> +}

In particular, SHACI with an immediate is pretty much exactly SHI except with
an arithmetic right shift instead of a logical right shift.

(Yes, there's some carry and overflow bit computation to do, but it's not like
you've implemented any of that in your current implementation either.)

> +
> +/*
> + * Functions for decoding instructions
> + */
> +
> +static void decode_src_opc(DisasContext *ctx, int op1)
> +{
> +    int r1;
> +    int32_t const4;
> +    TCGv temp, temp2;
> +
> +    r1 = MASK_OP_SRC_S1D(ctx->opcode);
> +    const4 = MASK_OP_SRC_CONST4_SEXT(ctx->opcode);
> +
> +    switch (op1) {
> +
> +    case OPC1_16_SRC_ADD:

Watch the silly blank likes, above the case.  And the end-of-file blank lines
in some of the other patches.

> +        tcg_gen_addi_tl(cpu_gpr_d[r1], cpu_gpr_d[r1], const4);

Are you planning to come back to implement V and AV bits later?

> +    case OPC1_16_SRC_MOV_A:
> +        /* load const4 again unsigned */
> +        const4 = MASK_OP_SRC_CONST4(ctx->opcode);
> +        tcg_gen_movi_tl(cpu_gpr_a[r1], const4);

Err.. I don't think this is right.  I see "signed" on page 3-224.

> +    case OPC1_16_SRC_SHA:
> +        /* FIXME: const too long */
> +        gen_shaci(cpu_gpr_d[r1], cpu_gpr_d[r1], const4, 4);
> +        break;

Huh?  Why the fixme?


r~

  reply	other threads:[~2014-07-14 21:05 UTC|newest]

Thread overview: 29+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2014-07-14 17:40 [Qemu-devel] [PATCH v2 00/15] TriCore architecture guest implementation Bastian Koppelmann
2014-07-14 17:40 ` [Qemu-devel] [PATCH v2 01/15] target-tricore: Add target stubs and qom-cpu Bastian Koppelmann
2014-07-14 17:40 ` [Qemu-devel] [PATCH v2 02/15] target-tricore: Add board for systemmode Bastian Koppelmann
2014-07-14 17:40 ` [Qemu-devel] [PATCH v2 03/15] target-tricore: Add softmmu support Bastian Koppelmann
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 04/15] target-tricore: Add initialization for translation and activate target Bastian Koppelmann
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 05/15] target-tricore: Add masks and opcodes for decoding Bastian Koppelmann
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 06/15] target-tricore: Add instructions of SRC opcode format Bastian Koppelmann
2014-07-14 21:05   ` Richard Henderson [this message]
2014-07-15  4:29     ` Bastian Koppelmann
2014-07-15 13:19     ` Bastian Koppelmann
2014-07-15 15:42       ` Richard Henderson
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 07/15] target-tricore: Add instructions of SRR " Bastian Koppelmann
2014-07-15 15:00   ` Richard Henderson
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 08/15] target-tricore: Add instructions of SSR " Bastian Koppelmann
2014-07-15 15:17   ` Richard Henderson
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 09/15] target-tricore: Add instructions of SRRS and SLRO " Bastian Koppelmann
2014-07-15 15:23   ` Richard Henderson
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 10/15] target-tricore: Add instructions of SB " Bastian Koppelmann
2014-07-15 15:31   ` Richard Henderson
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 11/15] target-tricore: Add instructions of SBC and SBRN " Bastian Koppelmann
2014-07-15 15:33   ` Richard Henderson
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 12/15] target-tricore: Add instructions of SBR " Bastian Koppelmann
2014-07-15 15:50   ` Richard Henderson
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 13/15] target-tricore: Add instructions of SC " Bastian Koppelmann
2014-07-15 15:56   ` Richard Henderson
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 14/15] target-tricore: Add instructions of SLR, SSRO and SRO " Bastian Koppelmann
2014-07-15 16:00   ` Richard Henderson
2014-07-14 17:41 ` [Qemu-devel] [PATCH v2 15/15] target-tricore: Add instructions of SR " Bastian Koppelmann
2014-07-15 16:50   ` Richard Henderson

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=53C4461F.2070005@twiddle.net \
    --to=rth@twiddle.net \
    --cc=kbastian@mail.uni-paderborn.de \
    --cc=peter.maydell@linaro.org \
    --cc=qemu-devel@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).