qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Thomas Huth <thuth@redhat.com>
To: "Cédric Le Goater" <clg@fr.ibm.com>,
	"David Gibson" <david@gibson.dropbear.id.au>
Cc: qemu-ppc@nongnu.org, qemu-devel@nongnu.org
Subject: Re: [Qemu-devel] [PATCH v3 10/10] ppc: A couple more dummy POWER8 Book4 regs
Date: Tue, 22 Mar 2016 14:56:25 +0100	[thread overview]
Message-ID: <56F14F09.3020302@redhat.com> (raw)
In-Reply-To: <1458564760-31993-11-git-send-email-clg@fr.ibm.com>

On 21.03.2016 13:52, Cédric Le Goater wrote:
> From: Benjamin Herrenschmidt <benh@kernel.crashing.org>
> 
> Signed-off-by: Benjamin Herrenschmidt <benh@kernel.crashing.org>
> [clg: squashed in patch 'ppc: Add dummy ACOP SPR' ]
> Signed-off-by: Cédric Le Goater <clg@fr.ibm.com>
> Reviewed-by: Thomas Huth <thuth@redhat.com>
> Reviewed-by: David Gibson <david@gibson.dropbear.id.au>
> ---
>  target-ppc/cpu.h            |  3 +++
>  target-ppc/translate_init.c | 12 ++++++++++++
>  2 files changed, 15 insertions(+)
> 
> diff --git a/target-ppc/cpu.h b/target-ppc/cpu.h
> index 29c48600d950..676081e69dc0 100644
> --- a/target-ppc/cpu.h
> +++ b/target-ppc/cpu.h
> @@ -1355,7 +1355,9 @@ static inline int cpu_mmu_index (CPUPPCState *env, bool ifetch)
>  #define SPR_SRR1              (0x01B)
>  #define SPR_CFAR              (0x01C)
>  #define SPR_AMR               (0x01D)
> +#define SPR_ACOP              (0x01F)
>  #define SPR_BOOKE_PID         (0x030)
> +#define SPR_BOOKS_PID         (0x030)
>  #define SPR_BOOKE_DECAR       (0x036)
>  #define SPR_BOOKE_CSRR0       (0x03A)
>  #define SPR_BOOKE_CSRR1       (0x03B)
> @@ -1706,6 +1708,7 @@ static inline int cpu_mmu_index (CPUPPCState *env, bool ifetch)
>  #define SPR_POWER_SPMC1       (0x37C)
>  #define SPR_POWER_SPMC2       (0x37D)
>  #define SPR_POWER_MMCRS       (0x37E)
> +#define SPR_WORT              (0x37F)
>  #define SPR_PPR               (0x380)
>  #define SPR_750_GQR0          (0x390)
>  #define SPR_440_DNV0          (0x390)
> diff --git a/target-ppc/translate_init.c b/target-ppc/translate_init.c
> index 5f53098faef7..51e8058c468e 100644
> --- a/target-ppc/translate_init.c
> +++ b/target-ppc/translate_init.c
> @@ -8018,6 +8018,18 @@ static void gen_spr_power8_ic(CPUPPCState *env)
>                      &spr_read_generic, SPR_NOACCESS,
>                      &spr_read_generic, &spr_write_generic,
>                      0);
> +    spr_register_kvm(env, SPR_ACOP, "ACOP",
> +                     SPR_NOACCESS, SPR_NOACCESS,
> +                     &spr_read_generic, &spr_write_generic,
> +                     KVM_REG_PPC_ACOP, 0);
> +    spr_register_kvm(env, SPR_BOOKS_PID, "PID",
> +                     SPR_NOACCESS, SPR_NOACCESS,
> +                     &spr_read_generic, &spr_write_generic,
> +                     KVM_REG_PPC_PID, 0);
> +    spr_register_kvm(env, SPR_WORT, "WORT",
> +                     SPR_NOACCESS, SPR_NOACCESS,
> +                     &spr_read_generic, &spr_write_generic,
> +                     KVM_REG_PPC_WORT, 0);
>  #endif
>  }

In the original patch, the registers had been added to a function called
gen_spr_power8_book4() ... now they are added to gen_spr_power8_ic() ...
was that on purpose or rather by accident?

 Thomas

  reply	other threads:[~2016-03-22 13:56 UTC|newest]

Thread overview: 19+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2016-03-21 12:52 [Qemu-devel] [PATCH v3 00/10] ppc: preparing pnv landing Cédric Le Goater
2016-03-21 12:52 ` [Qemu-devel] [PATCH v3 01/10] ppc: Update SPR definitions Cédric Le Goater
2016-03-21 12:52 ` [Qemu-devel] [PATCH v3 02/10] ppc: Add macros to register hypervisor mode SPRs Cédric Le Goater
2016-03-21 12:52 ` [Qemu-devel] [PATCH v3 03/10] ppc: Add a bunch of hypervisor SPRs to Book3s Cédric Le Goater
2016-03-21 12:52 ` [Qemu-devel] [PATCH v3 04/10] ppc: Create cpu_ppc_set_papr() helper Cédric Le Goater
2016-03-21 23:15   ` David Gibson
2016-03-22  7:05     ` Cédric Le Goater
2016-03-22 23:09       ` David Gibson
2016-03-21 12:52 ` [Qemu-devel] [PATCH v3 05/10] ppc: Add dummy SPR_IC for POWER8 Cédric Le Goater
2016-03-21 12:52 ` [Qemu-devel] [PATCH v3 06/10] ppc: Initialize AMOR in PAPR mode Cédric Le Goater
2016-03-21 12:52 ` [Qemu-devel] [PATCH v3 07/10] ppc: Fix writing to AMR/UAMOR Cédric Le Goater
2016-03-21 12:52 ` [Qemu-devel] [PATCH v3 08/10] ppc: Add POWER8 IAMR register Cédric Le Goater
2016-03-21 12:52 ` [Qemu-devel] [PATCH v3 09/10] ppc: Add dummy CIABR SPR Cédric Le Goater
2016-03-21 12:52 ` [Qemu-devel] [PATCH v3 10/10] ppc: A couple more dummy POWER8 Book4 regs Cédric Le Goater
2016-03-22 13:56   ` Thomas Huth [this message]
2016-03-22 14:03     ` Cédric Le Goater
2016-03-21 23:14 ` [Qemu-devel] [PATCH v3 00/10] ppc: preparing pnv landing David Gibson
2016-04-13  9:15   ` [Qemu-devel] [Qemu-ppc] " Cédric Le Goater
2016-04-15  2:18     ` David Gibson

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=56F14F09.3020302@redhat.com \
    --to=thuth@redhat.com \
    --cc=clg@fr.ibm.com \
    --cc=david@gibson.dropbear.id.au \
    --cc=qemu-devel@nongnu.org \
    --cc=qemu-ppc@nongnu.org \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).