From: Richard Henderson <richard.henderson@linaro.org>
To: Alistair Francis <alistair.francis@opensource.wdc.com>,
qemu-devel@nongnu.org
Cc: alistair23@gmail.com, Alistair Francis <alistair.francis@wdc.com>
Subject: Re: [PULL 00/23] riscv-to-apply queue
Date: Tue, 24 May 2022 20:18:59 -0700 [thread overview]
Message-ID: <87dfd452-47c2-b312-0a6f-50326b95cdde@linaro.org> (raw)
In-Reply-To: <20220524224428.552334-1-alistair.francis@opensource.wdc.com>
On 5/24/22 15:44, Alistair Francis wrote:
> From: Alistair Francis <alistair.francis@wdc.com>
>
> The following changes since commit 3757b0d08b399c609954cf57f273b1167e5d7a8d:
>
> Merge tag 'pull-request-2022-05-18' of https://gitlab.com/thuth/qemu into staging (2022-05-20 08:04:30 -0700)
>
> are available in the Git repository at:
>
> git@github.com:alistair23/qemu.git tags/pull-riscv-to-apply-20220525
>
> for you to fetch changes up to 8fe63fe8e512d77583d6798acd2164f1fa1e40ab:
>
> hw/core: loader: Set is_linux to true for VxWorks uImage (2022-05-24 10:38:50 +1000)
>
> ----------------------------------------------------------------
> Third RISC-V PR for QEMU 7.1
>
> * Fixes for accessing VS hypervisor CSRs
> * Improvements for RISC-V Vector extension
> * Fixes for accessing mtimecmp
> * Add new short-isa-string CPU option
> * Improvements to RISC-V machine error handling
> * Disable the "G" extension by default internally, no functional change
> * Enforce floating point extension requirements
> * Cleanup ISA extension checks
> * Resolve redundant property accessors
> * Fix typo of mimpid cpu option
> * Improvements for virtulisation
> * Add zicsr/zifencei to isa_string
> * Support for VxWorks uImage
Applied, thanks. Please update https://wiki.qemu.org/ChangeLog/7.1 as appropriate.
r~
>
> ----------------------------------------------------------------
> Anup Patel (4):
> target/riscv: Fix csr number based privilege checking
> target/riscv: Fix hstatus.GVA bit setting for traps taken from HS-mode
> target/riscv: Set [m|s]tval for both illegal and virtual instruction traps
> hw/riscv: virt: Fix interrupt parent for dynamic platform devices
>
> Atish Patra (1):
> hw/intc: Pass correct hartid while updating mtimecmp
>
> Bernhard Beschow (2):
> hw/vfio/pci-quirks: Resolve redundant property getters
> hw/riscv/sifive_u: Resolve redundant property accessors
>
> Bin Meng (2):
> hw/core: Sync uboot_image.h from U-Boot v2022.01
> hw/core: loader: Set is_linux to true for VxWorks uImage
>
> Dylan Reid (1):
> target/riscv: Fix VS mode hypervisor CSR access
>
> Frank Chang (1):
> target/riscv: Fix typo of mimpid cpu option
>
> Hongren (Zenithal) Zheng (1):
> target/riscv: add zicsr/zifencei to isa_string
>
> Tsukasa OI (9):
> target/riscv: Move Zhinx* extensions on ISA string
> target/riscv: Add short-isa-string option
> hw/riscv: Make CPU config error handling generous (virt/spike)
> hw/riscv: Make CPU config error handling generous (sifive_e/u/opentitan)
> target/riscv: Fix coding style on "G" expansion
> target/riscv: Disable "G" by default
> target/riscv: Change "G" expansion
> target/riscv: FP extension requirements
> target/riscv: Move/refactor ISA extension checks
>
> Weiwei Li (1):
> target/riscv: check 'I' and 'E' after checking 'G' in riscv_cpu_realize
>
> eopXD (1):
> target/riscv: rvv: Fix early exit condition for whole register load/store
>
> hw/core/uboot_image.h | 213 +++++++++++++++++++++-----------
> target/riscv/cpu.h | 12 +-
> hw/core/loader.c | 15 +++
> hw/intc/riscv_aclint.c | 3 +-
> hw/riscv/opentitan.c | 2 +-
> hw/riscv/sifive_e.c | 2 +-
> hw/riscv/sifive_u.c | 28 +----
> hw/riscv/spike.c | 2 +-
> hw/riscv/virt.c | 27 ++--
> hw/vfio/pci-quirks.c | 34 ++---
> target/riscv/cpu.c | 91 ++++++++++----
> target/riscv/cpu_helper.c | 4 +-
> target/riscv/csr.c | 26 ++--
> target/riscv/translate.c | 17 ++-
> target/riscv/insn_trans/trans_rvv.c.inc | 58 +++++----
> 15 files changed, 325 insertions(+), 209 deletions(-)
>
next prev parent reply other threads:[~2022-05-25 3:19 UTC|newest]
Thread overview: 27+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-05-24 22:44 [PULL 00/23] riscv-to-apply queue Alistair Francis
2022-05-24 22:44 ` [PULL 01/23] target/riscv: Fix VS mode hypervisor CSR access Alistair Francis
2022-05-24 22:44 ` [PULL 02/23] target/riscv: rvv: Fix early exit condition for whole register load/store Alistair Francis
2022-05-24 22:44 ` [PULL 03/23] hw/intc: Pass correct hartid while updating mtimecmp Alistair Francis
2022-05-24 22:44 ` [PULL 04/23] target/riscv: Move Zhinx* extensions on ISA string Alistair Francis
2022-05-24 22:44 ` [PULL 05/23] target/riscv: Add short-isa-string option Alistair Francis
2022-05-24 22:44 ` [PULL 06/23] hw/riscv: Make CPU config error handling generous (virt/spike) Alistair Francis
2022-05-24 22:44 ` [PULL 07/23] hw/riscv: Make CPU config error handling generous (sifive_e/u/opentitan) Alistair Francis
2022-05-24 22:44 ` [PULL 08/23] target/riscv: Fix coding style on "G" expansion Alistair Francis
2022-05-24 22:44 ` [PULL 09/23] target/riscv: Disable "G" by default Alistair Francis
2022-05-24 22:44 ` [PULL 10/23] target/riscv: Change "G" expansion Alistair Francis
2022-05-24 22:44 ` [PULL 11/23] target/riscv: FP extension requirements Alistair Francis
2022-05-24 22:44 ` [PULL 12/23] target/riscv: Move/refactor ISA extension checks Alistair Francis
2022-05-24 22:44 ` [PULL 13/23] hw/vfio/pci-quirks: Resolve redundant property getters Alistair Francis
2022-05-24 22:44 ` [PULL 14/23] hw/riscv/sifive_u: Resolve redundant property accessors Alistair Francis
2022-05-24 22:44 ` [PULL 15/23] target/riscv: check 'I' and 'E' after checking 'G' in riscv_cpu_realize Alistair Francis
2022-05-24 22:44 ` [PULL 16/23] target/riscv: Fix typo of mimpid cpu option Alistair Francis
2022-05-24 22:44 ` [PULL 17/23] target/riscv: Fix csr number based privilege checking Alistair Francis
2022-05-24 22:44 ` [PULL 18/23] target/riscv: Fix hstatus.GVA bit setting for traps taken from HS-mode Alistair Francis
2022-05-24 22:44 ` [PULL 19/23] target/riscv: Set [m|s]tval for both illegal and virtual instruction traps Alistair Francis
2022-05-24 22:44 ` [PULL 20/23] hw/riscv: virt: Fix interrupt parent for dynamic platform devices Alistair Francis
2022-05-24 22:44 ` [PULL 21/23] target/riscv: add zicsr/zifencei to isa_string Alistair Francis
2022-05-24 22:44 ` [PULL 22/23] hw/core: Sync uboot_image.h from U-Boot v2022.01 Alistair Francis
2022-05-24 22:44 ` [PULL 23/23] hw/core: loader: Set is_linux to true for VxWorks uImage Alistair Francis
2022-05-25 3:18 ` Richard Henderson [this message]
-- strict thread matches above, loose matches on Subject: below --
2020-12-18 6:00 [PULL 00/23] riscv-to-apply queue Alistair Francis
2020-12-18 13:36 ` Peter Maydell
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=87dfd452-47c2-b312-0a6f-50326b95cdde@linaro.org \
--to=richard.henderson@linaro.org \
--cc=alistair.francis@opensource.wdc.com \
--cc=alistair.francis@wdc.com \
--cc=alistair23@gmail.com \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).