From: Cornelia Huck <cohuck@redhat.com>
To: Richard Henderson <richard.henderson@linaro.org>,
qemu-devel@nongnu.org, qemu-arm@nongnu.org
Subject: Re: [PATCH v2 01/14] arm/cpu: Add sysreg definitions in cpu-sysregs.h
Date: Fri, 07 Mar 2025 16:32:14 +0100 [thread overview]
Message-ID: <87senovou9.fsf@redhat.com> (raw)
In-Reply-To: <1f8bfd50-669a-41be-95e1-b277255a96a4@linaro.org>
On Wed, Mar 05 2025, Richard Henderson <richard.henderson@linaro.org> wrote:
> On 3/5/25 08:38, Cornelia Huck wrote:
>> +++ b/target/arm/cpu-sysregs.h
>> @@ -0,0 +1,131 @@
>> +#ifndef ARM_CPU_SYSREGS_H
>> +#define ARM_CPU_SYSREGS_H
>> +
>> +/*
>> + * Following is similar to the coprocessor regs encodings, but with an argument
>> + * ordering that matches the ARM ARM. We also reuse the various CP_REG_ defines
>> + * that actually are the same as the equivalent KVM_REG_ values.
>> + */
>> +#define ENCODE_ID_REG(op0, op1, crn, crm, op2) \
>> + (((op0) << CP_REG_ARM64_SYSREG_OP0_SHIFT) | \
>> + ((op1) << CP_REG_ARM64_SYSREG_OP1_SHIFT) | \
>> + ((crn) << CP_REG_ARM64_SYSREG_CRN_SHIFT) | \
>> + ((crm) << CP_REG_ARM64_SYSREG_CRM_SHIFT) | \
>> + ((op2) << CP_REG_ARM64_SYSREG_OP2_SHIFT))
>> +
>> +typedef enum ARMIDRegisterIdx {
>> + ID_AA64PFR0_EL1_IDX,
>> + ID_AA64PFR1_EL1_IDX,
>> + ID_AA64SMFR0_EL1_IDX,
>> + ID_AA64DFR0_EL1_IDX,
>> + ID_AA64DFR1_EL1_IDX,
>> + ID_AA64ISAR0_EL1_IDX,
>> + ID_AA64ISAR1_EL1_IDX,
>> + ID_AA64ISAR2_EL1_IDX,
>> + ID_AA64MMFR0_EL1_IDX,
>> + ID_AA64MMFR1_EL1_IDX,
>> + ID_AA64MMFR2_EL1_IDX,
>> + ID_AA64MMFR3_EL1_IDX,
>> + ID_PFR0_EL1_IDX,
>> + ID_PFR1_EL1_IDX,
>> + ID_DFR0_EL1_IDX,
>> + ID_MMFR0_EL1_IDX,
>> + ID_MMFR1_EL1_IDX,
>> + ID_MMFR2_EL1_IDX,
>> + ID_MMFR3_EL1_IDX,
>> + ID_ISAR0_EL1_IDX,
>> + ID_ISAR1_EL1_IDX,
>> + ID_ISAR2_EL1_IDX,
>> + ID_ISAR3_EL1_IDX,
>> + ID_ISAR4_EL1_IDX,
>> + ID_ISAR5_EL1_IDX,
>> + ID_MMFR4_EL1_IDX,
>> + ID_ISAR6_EL1_IDX,
>> + MVFR0_EL1_IDX,
>> + MVFR1_EL1_IDX,
>> + MVFR2_EL1_IDX,
>> + ID_PFR2_EL1_IDX,
>> + ID_DFR1_EL1_IDX,
>> + ID_MMFR5_EL1_IDX,
>> + ID_AA64ZFR0_EL1_IDX,
>> + CTR_EL0_IDX,
>> + NUM_ID_IDX,
>> +} ARMIDRegisterIdx;
>> +
>> +typedef enum ARMSysRegs {
>> + SYS_ID_AA64PFR0_EL1 = ENCODE_ID_REG(3, 0, 0, 4, 0),
>> + SYS_ID_AA64PFR1_EL1 = ENCODE_ID_REG(3, 0, 0, 4, 1),
>> + SYS_ID_AA64SMFR0_EL1 = ENCODE_ID_REG(3, 0, 0, 4, 5),
>> + SYS_ID_AA64DFR0_EL1 = ENCODE_ID_REG(3, 0, 0, 5, 0),
>> + SYS_ID_AA64DFR1_EL1 = ENCODE_ID_REG(3, 0, 0, 5, 1),
>> + SYS_ID_AA64ISAR0_EL1 = ENCODE_ID_REG(3, 0, 0, 6, 0),
>> + SYS_ID_AA64ISAR1_EL1 = ENCODE_ID_REG(3, 0, 0, 6, 1),
>> + SYS_ID_AA64ISAR2_EL1 = ENCODE_ID_REG(3, 0, 0, 6, 2),
>> + SYS_ID_AA64MMFR0_EL1 = ENCODE_ID_REG(3, 0, 0, 7, 0),
>> + SYS_ID_AA64MMFR1_EL1 = ENCODE_ID_REG(3, 0, 0, 7, 1),
>> + SYS_ID_AA64MMFR2_EL1 = ENCODE_ID_REG(3, 0, 0, 7, 2),
>> + SYS_ID_AA64MMFR3_EL1 = ENCODE_ID_REG(3, 0, 0, 7, 3),
>> + SYS_ID_PFR0_EL1 = ENCODE_ID_REG(3, 0, 0, 1, 0),
>> + SYS_ID_PFR1_EL1 = ENCODE_ID_REG(3, 0, 0, 1, 1),
>> + SYS_ID_DFR0_EL1 = ENCODE_ID_REG(3, 0, 0, 1, 2),
>> + SYS_ID_MMFR0_EL1 = ENCODE_ID_REG(3, 0, 0, 1, 4),
>> + SYS_ID_MMFR1_EL1 = ENCODE_ID_REG(3, 0, 0, 1, 5),
>> + SYS_ID_MMFR2_EL1 = ENCODE_ID_REG(3, 0, 0, 1, 6),
>> + SYS_ID_MMFR3_EL1 = ENCODE_ID_REG(3, 0, 0, 1, 7),
>> + SYS_ID_ISAR0_EL1 = ENCODE_ID_REG(3, 0, 0, 2, 0),
>> + SYS_ID_ISAR1_EL1 = ENCODE_ID_REG(3, 0, 0, 2, 1),
>> + SYS_ID_ISAR2_EL1 = ENCODE_ID_REG(3, 0, 0, 2, 2),
>> + SYS_ID_ISAR3_EL1 = ENCODE_ID_REG(3, 0, 0, 2, 3),
>> + SYS_ID_ISAR4_EL1 = ENCODE_ID_REG(3, 0, 0, 2, 4),
>> + SYS_ID_ISAR5_EL1 = ENCODE_ID_REG(3, 0, 0, 2, 5),
>> + SYS_ID_MMFR4_EL1 = ENCODE_ID_REG(3, 0, 0, 2, 6),
>> + SYS_ID_ISAR6_EL1 = ENCODE_ID_REG(3, 0, 0, 2, 7),
>> + SYS_MVFR0_EL1 = ENCODE_ID_REG(3, 0, 0, 3, 0),
>> + SYS_MVFR1_EL1 = ENCODE_ID_REG(3, 0, 0, 3, 1),
>> + SYS_MVFR2_EL1 = ENCODE_ID_REG(3, 0, 0, 3, 2),
>> + SYS_ID_PFR2_EL1 = ENCODE_ID_REG(3, 0, 0, 3, 4),
>> + SYS_ID_DFR1_EL1 = ENCODE_ID_REG(3, 0, 0, 3, 5),
>> + SYS_ID_MMFR5_EL1 = ENCODE_ID_REG(3, 0, 0, 3, 6),
>> + SYS_ID_AA64ZFR0_EL1 = ENCODE_ID_REG(3, 0, 0, 4, 4),
>> + SYS_CTR_EL0 = ENCODE_ID_REG(3, 3, 0, 0, 1),
>> +} ARMSysRegs;
>> +
>> +static const uint32_t id_register_sysreg[NUM_ID_IDX] = {
>> + [ID_AA64PFR0_EL1_IDX] = SYS_ID_AA64PFR0_EL1,
>> + [ID_AA64PFR1_EL1_IDX] = SYS_ID_AA64PFR1_EL1,
>> + [ID_AA64SMFR0_EL1_IDX] = SYS_ID_AA64SMFR0_EL1,
>> + [ID_AA64DFR0_EL1_IDX] = SYS_ID_AA64DFR0_EL1,
>> + [ID_AA64DFR1_EL1_IDX] = SYS_ID_AA64DFR1_EL1,
>> + [ID_AA64ISAR0_EL1_IDX] = SYS_ID_AA64ISAR0_EL1,
>> + [ID_AA64ISAR1_EL1_IDX] = SYS_ID_AA64ISAR1_EL1,
>> + [ID_AA64ISAR2_EL1_IDX] = SYS_ID_AA64ISAR2_EL1,
>> + [ID_AA64MMFR0_EL1_IDX] = SYS_ID_AA64MMFR0_EL1,
>> + [ID_AA64MMFR1_EL1_IDX] = SYS_ID_AA64MMFR1_EL1,
>> + [ID_AA64MMFR2_EL1_IDX] = SYS_ID_AA64MMFR2_EL1,
>> + [ID_AA64MMFR3_EL1_IDX] = SYS_ID_AA64MMFR3_EL1,
>> + [ID_PFR0_EL1_IDX] = SYS_ID_PFR0_EL1,
>> + [ID_PFR1_EL1_IDX] = SYS_ID_PFR1_EL1,
>> + [ID_DFR0_EL1_IDX] = SYS_ID_DFR0_EL1,
>> + [ID_MMFR0_EL1_IDX] = SYS_ID_MMFR0_EL1,
>> + [ID_MMFR1_EL1_IDX] = SYS_ID_MMFR1_EL1,
>> + [ID_MMFR2_EL1_IDX] = SYS_ID_MMFR2_EL1,
>> + [ID_MMFR3_EL1_IDX] = SYS_ID_MMFR3_EL1,
>> + [ID_ISAR0_EL1_IDX] = SYS_ID_ISAR0_EL1,
>> + [ID_ISAR1_EL1_IDX] = SYS_ID_ISAR1_EL1,
>> + [ID_ISAR2_EL1_IDX] = SYS_ID_ISAR2_EL1,
>> + [ID_ISAR3_EL1_IDX] = SYS_ID_ISAR3_EL1,
>> + [ID_ISAR4_EL1_IDX] = SYS_ID_ISAR4_EL1,
>> + [ID_ISAR5_EL1_IDX] = SYS_ID_ISAR5_EL1,
>> + [ID_MMFR4_EL1_IDX] = SYS_ID_MMFR4_EL1,
>> + [ID_ISAR6_EL1_IDX] = SYS_ID_ISAR6_EL1,
>> + [MVFR0_EL1_IDX] = SYS_MVFR0_EL1,
>> + [MVFR1_EL1_IDX] = SYS_MVFR1_EL1,
>> + [MVFR2_EL1_IDX] = SYS_MVFR2_EL1,
>> + [ID_PFR2_EL1_IDX] = SYS_ID_PFR2_EL1,
>> + [ID_DFR1_EL1_IDX] = SYS_ID_DFR1_EL1,
>> + [ID_MMFR5_EL1_IDX] = SYS_ID_MMFR5_EL1,
>> + [ID_AA64ZFR0_EL1_IDX] = SYS_ID_AA64ZFR0_EL1,
>> + [CTR_EL0_IDX] = SYS_CTR_EL0,
>> +};
>
> Again, you should NOT place this array in a header,
> to be replicated in every single user of the header.
Hrm, I thought I had addressed this... but apparently not.
>
>
> This can be a bit more automated to avoid mistakes.
You mean to reduce this to a single invocation of the parsing script?
(The hand-written version is more error prone, I agree.)
>
> --- target/arm/cpu-sysregs.h.inc
>
> DEF(ID_AA64PFR0_EL1, 3, 0, 0, 4, 0)
> ...
>
> --- target/arm/cpu-sysregs.h
>
> #define DEF(NAME, OP0, OP1, CRN, CRM, OP2) NAME##_IDX,
>
> typedef enum ARMIDRegisterIdx {
> #include "cpu-sysregs.h.inc"
> } ARMIDRegisterIdx;
>
> #undef DEF
> #define DEF(NAME, OP0, OP1, CRN, CRM, OP2) \
> SYS_##NAME = ENCODE_ID_REG(OP0, OP1, CRN, CRM, OP2),
>
> typedef enum ARMSysRegs {
> #include "cpu-sysregs.h.inc"
> } ARMSysRegs;
>
> #undef DEF
>
>
> r~
next prev parent reply other threads:[~2025-03-07 15:33 UTC|newest]
Thread overview: 19+ messages / expand[flat|nested] mbox.gz Atom feed top
2025-03-05 16:38 [PATCH v2 00/14] arm: rework id register storage Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 01/14] arm/cpu: Add sysreg definitions in cpu-sysregs.h Cornelia Huck
2025-03-06 1:14 ` Richard Henderson
2025-03-07 15:32 ` Cornelia Huck [this message]
2025-03-05 16:38 ` [PATCH v2 02/14] arm/kvm: add accessors for storing host features into idregs Cornelia Huck
2025-03-06 1:15 ` Richard Henderson
2025-03-07 15:35 ` Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 03/14] arm/cpu: Store aa64isar0/aa64zfr0 into the idregs arrays Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 04/14] arm/cpu: Store aa64isar1/2 into the idregs array Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 05/14] arm/cpu: Store aa64pfr0/1 " Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 06/14] arm/cpu: Store aa64mmfr0-3 " Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 07/14] arm/cpu: Store aa64dfr0/1 " Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 08/14] arm/cpu: Store aa64smfr0 " Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 09/14] arm/cpu: Store id_isar0-7 " Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 10/14] arm/cpu: Store id_pfr0/1/2 " Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 11/14] arm/cpu: Store id_dfr0/1 " Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 12/14] arm/cpu: Store id_mmfr0-5 " Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 13/14] arm/cpu: Add sysreg generation scripts Cornelia Huck
2025-03-05 16:38 ` [PATCH v2 14/14] arm/cpu: Add generated files Cornelia Huck
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=87senovou9.fsf@redhat.com \
--to=cohuck@redhat.com \
--cc=qemu-arm@nongnu.org \
--cc=qemu-devel@nongnu.org \
--cc=richard.henderson@linaro.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).