From: "Alex Bennée" <alex.bennee@linaro.org>
To: Richard Henderson <richard.henderson@linaro.org>
Cc: qemu-devel@nongnu.org, peter.maydell@linaro.org, qemu-stable@nongnu.org
Subject: Re: [Qemu-devel] [PATCH v4 05/11] target/arm: Introduce and use read_fp_hreg
Date: Tue, 15 May 2018 11:39:05 +0100 [thread overview]
Message-ID: <87tvr9fbjq.fsf@linaro.org> (raw)
In-Reply-To: <20180512003217.9105-6-richard.henderson@linaro.org>
Richard Henderson <richard.henderson@linaro.org> writes:
> Cc: qemu-stable@nongnu.org
> Reviewed-by: Peter Maydell <peter.maydell@linaro.org>
> Signed-off-by: Richard Henderson <richard.henderson@linaro.org>
Reviewed-by: Alex Bennée <alex.bennee@linaro.org>
> ---
> target/arm/translate-a64.c | 30 ++++++++++++++----------------
> 1 file changed, 14 insertions(+), 16 deletions(-)
>
> diff --git a/target/arm/translate-a64.c b/target/arm/translate-a64.c
> index d0ed125442..78f12daaf6 100644
> --- a/target/arm/translate-a64.c
> +++ b/target/arm/translate-a64.c
> @@ -615,6 +615,14 @@ static TCGv_i32 read_fp_sreg(DisasContext *s, int reg)
> return v;
> }
>
> +static TCGv_i32 read_fp_hreg(DisasContext *s, int reg)
> +{
> + TCGv_i32 v = tcg_temp_new_i32();
> +
> + tcg_gen_ld16u_i32(v, cpu_env, fp_reg_offset(s, reg, MO_16));
> + return v;
> +}
> +
> /* Clear the bits above an N-bit vector, for N = (is_q ? 128 : 64).
> * If SVE is not enabled, then there are only 128 bits in the vector.
> */
> @@ -4881,11 +4889,9 @@ static void disas_fp_csel(DisasContext *s, uint32_t insn)
> static void handle_fp_1src_half(DisasContext *s, int opcode, int rd, int rn)
> {
> TCGv_ptr fpst = NULL;
> - TCGv_i32 tcg_op = tcg_temp_new_i32();
> + TCGv_i32 tcg_op = read_fp_hreg(s, rn);
> TCGv_i32 tcg_res = tcg_temp_new_i32();
>
> - read_vec_element_i32(s, tcg_op, rn, 0, MO_16);
> -
> switch (opcode) {
> case 0x0: /* FMOV */
> tcg_gen_mov_i32(tcg_res, tcg_op);
> @@ -7784,13 +7790,10 @@ static void disas_simd_scalar_three_reg_diff(DisasContext *s, uint32_t insn)
> tcg_temp_free_i64(tcg_op2);
> tcg_temp_free_i64(tcg_res);
> } else {
> - TCGv_i32 tcg_op1 = tcg_temp_new_i32();
> - TCGv_i32 tcg_op2 = tcg_temp_new_i32();
> + TCGv_i32 tcg_op1 = read_fp_hreg(s, rn);
> + TCGv_i32 tcg_op2 = read_fp_hreg(s, rm);
> TCGv_i64 tcg_res = tcg_temp_new_i64();
>
> - read_vec_element_i32(s, tcg_op1, rn, 0, MO_16);
> - read_vec_element_i32(s, tcg_op2, rm, 0, MO_16);
> -
> gen_helper_neon_mull_s16(tcg_res, tcg_op1, tcg_op2);
> gen_helper_neon_addl_saturate_s32(tcg_res, cpu_env, tcg_res, tcg_res);
>
> @@ -8331,13 +8334,10 @@ static void disas_simd_scalar_three_reg_same_fp16(DisasContext *s,
>
> fpst = get_fpstatus_ptr(true);
>
> - tcg_op1 = tcg_temp_new_i32();
> - tcg_op2 = tcg_temp_new_i32();
> + tcg_op1 = read_fp_hreg(s, rn);
> + tcg_op2 = read_fp_hreg(s, rm);
> tcg_res = tcg_temp_new_i32();
>
> - read_vec_element_i32(s, tcg_op1, rn, 0, MO_16);
> - read_vec_element_i32(s, tcg_op2, rm, 0, MO_16);
> -
> switch (fpopcode) {
> case 0x03: /* FMULX */
> gen_helper_advsimd_mulxh(tcg_res, tcg_op1, tcg_op2, fpst);
> @@ -12235,11 +12235,9 @@ static void disas_simd_two_reg_misc_fp16(DisasContext *s, uint32_t insn)
> }
>
> if (is_scalar) {
> - TCGv_i32 tcg_op = tcg_temp_new_i32();
> + TCGv_i32 tcg_op = read_fp_hreg(s, rn);
> TCGv_i32 tcg_res = tcg_temp_new_i32();
>
> - read_vec_element_i32(s, tcg_op, rn, 0, MO_16);
> -
> switch (fpop) {
> case 0x1a: /* FCVTNS */
> case 0x1b: /* FCVTMS */
--
Alex Bennée
next prev parent reply other threads:[~2018-05-15 10:39 UTC|newest]
Thread overview: 21+ messages / expand[flat|nested] mbox.gz Atom feed top
2018-05-12 0:32 [Qemu-devel] [PATCH v4 00/11] target/arm: Fixups for ARM_FEATURE_V8_FP16 Richard Henderson
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 01/11] target/arm: Implement FMOV (general) for fp16 Richard Henderson
2018-05-15 10:37 ` Alex Bennée
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 02/11] target/arm: Early exit after unallocated_encoding in disas_fp_int_conv Richard Henderson
2018-05-15 10:37 ` Alex Bennée
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 03/11] target/arm: Implement FCVT (scalar, integer) for fp16 Richard Henderson
2018-05-13 7:21 ` Alex Bennée
2018-05-14 15:01 ` Richard Henderson
2018-05-14 15:52 ` Alex Bennée
2018-05-15 10:42 ` Alex Bennée
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 04/11] target/arm: Implement FCVT (scalar, fixed-point) " Richard Henderson
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 05/11] target/arm: Introduce and use read_fp_hreg Richard Henderson
2018-05-15 10:39 ` Alex Bennée [this message]
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 06/11] target/arm: Implement FP data-processing (2 source) for fp16 Richard Henderson
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 07/11] target/arm: Implement FP data-processing (3 " Richard Henderson
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 08/11] target/arm: Implement FCMP " Richard Henderson
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 09/11] target/arm: Implement FCSEL " Richard Henderson
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 10/11] target/arm: Implement FMOV (immediate) " Richard Henderson
2018-05-12 0:32 ` [Qemu-devel] [PATCH v4 11/11] target/arm: Fix sqrt_f16 exception raising Richard Henderson
2018-05-13 7:22 ` [Qemu-devel] [PATCH v4 00/11] target/arm: Fixups for ARM_FEATURE_V8_FP16 Alex Bennée
2018-05-14 15:16 ` Peter Maydell
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=87tvr9fbjq.fsf@linaro.org \
--to=alex.bennee@linaro.org \
--cc=peter.maydell@linaro.org \
--cc=qemu-devel@nongnu.org \
--cc=qemu-stable@nongnu.org \
--cc=richard.henderson@linaro.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).