From: "Alex Bennée" <alex.bennee@linaro.org>
To: Peter Maydell <peter.maydell@linaro.org>
Cc: Sergey Fedorov <serge.fdrv@gmail.com>,
QEMU Developers <qemu-devel@nongnu.org>
Subject: Re: [Qemu-devel] [PATCH] target-arm: Add MDCR_EL2
Date: Fri, 02 Oct 2015 15:39:32 +0100 [thread overview]
Message-ID: <87wpv5s5az.fsf@linaro.org> (raw)
In-Reply-To: <CAFEAcA-arJgnFGYxZDKkpLwjU4Fm3eTapkokOHWU8C=1mD24Xw@mail.gmail.com>
Peter Maydell <peter.maydell@linaro.org> writes:
> On 29 September 2015 at 07:00, Alex Bennée <alex.bennee@linaro.org> wrote:
>>
>> Sergey Fedorov <serge.fdrv@gmail.com> writes:
>>
>>> Signed-off-by: Sergey Fedorov <serge.fdrv@gmail.com>
>>> ---
>>>
>>> This patch is a prerequisite for a debug exception routing patch:
>>> https://lists.gnu.org/archive/html/qemu-devel/2015-09/msg03542.html
>>>
>>> target-arm/cpu-qom.h | 1 +
>>> target-arm/cpu.c | 1 +
>>> target-arm/cpu.h | 1 +
>>> target-arm/cpu64.c | 1 +
>>> target-arm/helper.c | 13 +++++++++++++
>>> 5 files changed, 17 insertions(+)
>>>
>>> diff --git a/target-arm/cpu-qom.h b/target-arm/cpu-qom.h
>>> index 25fb1ce..d2b0769 100644
>>> --- a/target-arm/cpu-qom.h
>>> +++ b/target-arm/cpu-qom.h
>>> @@ -167,6 +167,7 @@ typedef struct ARMCPU {
>>> uint64_t id_aa64mmfr0;
>>> uint64_t id_aa64mmfr1;
>>> uint32_t dbgdidr;
>>> + uint32_t mdcr;
>>> uint32_t clidr;
>>> uint64_t mp_affinity; /* MP ID without feature bits */
>>> /* The elements of this array are the CCSIDR values for each cache,
>>> diff --git a/target-arm/cpu.c b/target-arm/cpu.c
>>> index d7b4445..6474c0d 100644
>>> --- a/target-arm/cpu.c
>>> +++ b/target-arm/cpu.c
>>> @@ -1125,6 +1125,7 @@ static void cortex_a15_initfn(Object *obj)
>>> cpu->id_isar3 = 0x11112131;
>>> cpu->id_isar4 = 0x10011142;
>>> cpu->dbgdidr = 0x3515f021;
>>> + cpu->mdcr = 0x00000006;
>>> cpu->clidr = 0x0a200023;
>>> cpu->ccsidr[0] = 0x701fe00a; /* 32K L1 dcache */
>>> cpu->ccsidr[1] = 0x201fe00a; /* 32K L1 icache */
>>> diff --git a/target-arm/cpu.h b/target-arm/cpu.h
>>> index 1b80516..d57ed20 100644
>>> --- a/target-arm/cpu.h
>>> +++ b/target-arm/cpu.h
>>> @@ -380,6 +380,7 @@ typedef struct CPUARMState {
>>> uint64_t dbgwvr[16]; /* watchpoint value registers */
>>> uint64_t dbgwcr[16]; /* watchpoint control registers */
>>> uint64_t mdscr_el1;
>>> + uint64_t mdcr_el2;
>>
>> Given we already have banked el3 regs shouldn't this be:
>>
>> uint64_6 mdcr_el[4]
>>
>> ?
>
> You could argue either way, but since there's only an
> MDCR_EL2 and an MDCR_EL3 and they're not really the same
> field format there won't be any code that wants to do
> mdcr_el[x], so I think calling the field mdcr_el2 is ok.
Fair enough that makes sense.
--
Alex Bennée
next prev parent reply other threads:[~2015-10-02 14:39 UTC|newest]
Thread overview: 10+ messages / expand[flat|nested] mbox.gz Atom feed top
2015-09-28 10:37 [Qemu-devel] [PATCH] target-arm: Add MDCR_EL2 Sergey Fedorov
2015-09-29 6:00 ` Alex Bennée
2015-09-29 9:25 ` Peter Maydell
2015-10-02 14:39 ` Alex Bennée [this message]
2015-09-29 9:33 ` Peter Maydell
2015-09-29 17:14 ` Sergey Fedorov
2015-09-29 17:19 ` Peter Maydell
2015-09-29 17:24 ` Sergey Fedorov
2015-10-08 9:56 ` Sergey Fedorov
2015-10-08 10:10 ` Peter Maydell
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=87wpv5s5az.fsf@linaro.org \
--to=alex.bennee@linaro.org \
--cc=peter.maydell@linaro.org \
--cc=qemu-devel@nongnu.org \
--cc=serge.fdrv@gmail.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).