From: Frank Chang <frank.chang@sifive.com>
To: "qemu-devel@nongnu.org Developers" <qemu-devel@nongnu.org>,
"open list:RISC-V" <qemu-riscv@nongnu.org>
Subject: Re: [RFC v5 00/68] support vector extension v1.0
Date: Tue, 10 Nov 2020 10:09:24 +0800 [thread overview]
Message-ID: <CAE_xrPjOSpsgPBALLmPjJDN1F+6SfDE_fZgkkASivV7X32dSTA@mail.gmail.com> (raw)
In-Reply-To: <CAE_xrPgMu=o5ArbRW1t-YFnZMDo0zGmwvPARB-HtpXHiLqvawQ@mail.gmail.com>
[-- Attachment #1: Type: text/plain, Size: 8233 bytes --]
ping 2nd~
On Tue, Oct 20, 2020 at 3:42 PM Frank Chang <frank.chang@sifive.com> wrote:
> On Wed, Sep 30, 2020 at 3:04 AM <frank.chang@sifive.com> wrote:
>
>> From: Frank Chang <frank.chang@sifive.com>
>>
>> This patchset implements the vector extension v1.0 for RISC-V on QEMU.
>>
>> This patchset is sent as RFC because RVV v1.0 is still in draft state.
>> v2 patchset was sent for RVV v0.9 and bumped to RVV v1.0 since v3
>> patchset.
>>
>> The port is available here:
>> https://github.com/sifive/qemu/tree/rvv-1.0-upstream-v5
>>
>> You can change the cpu argument: vext_spec to v1.0 (i.e. vext_spec=v1.0)
>> to run with RVV v1.0 instructions.
>>
>> Note: This patchset depends on two other patchsets listed in Based-on
>> section below so it might not able to be built unless those two
>> patchsets are applied.
>>
>> Changelog:
>>
>> v5
>> * refactor RVV v1.0 check functions.
>> (Thanks to Richard Henderson's bitwise tricks.)
>> * relax RV_VLEN_MAX to 1024-bits.
>> * implement vstart CSR's behaviors.
>> * trigger illegal instruction exception if frm is not valid for
>> vector floating-point instructions.
>> * rebase on riscv-to-apply.next.
>>
>> v4
>> * remove explicit float flmul variable in DisasContext.
>> * replace floating-point calculations with shift operations to
>> improve performance.
>> * relax RV_VLEN_MAX to 512-bits.
>>
>> v3
>> * apply nan-box helpers from Richard Henderson.
>> * remove fp16 api changes as they are sent independently in another
>> pathcset by Chih-Min Chao.
>> * remove all tail elements clear functions as tail elements can
>> retain unchanged for either VTA set to undisturbed or agnostic.
>> * add fp16 nan-box check generator function.
>> * add floating-point rounding mode enum.
>> * replace flmul arithmetic with shifts to avoid floating-point
>> conversions.
>> * add Zvqmac extension.
>> * replace gdbstub vector register xml files with dynamic generator.
>> * bumped to RVV v1.0.
>> * RVV v1.0 related changes:
>> * add vl<nf>re<eew>.v and vs<nf>r.v vector whole register
>> load/store instructions
>> * add vrgatherei16 instruction.
>> * rearranged bits in vtype to make vlmul bits into a contiguous
>> field.
>>
>> v2
>> * drop v0.7.1 support.
>> * replace invisible return check macros with functions.
>> * move mark_vs_dirty() to translators.
>> * add SSTATUS_VS flag for s-mode.
>> * nan-box scalar fp register for floating-point operations.
>> * add gdbstub files for vector registers to allow system-mode
>> debugging with GDB.
>>
>> Based-on: <20200909001647.532249-1-richard.henderson@linaro.org/>
>> Based-on: <1596102747-20226-1-git-send-email-chihmin.chao@sifive.com/>
>>
>> Frank Chang (62):
>> target/riscv: drop vector 0.7.1 and add 1.0 support
>> target/riscv: Use FIELD_EX32() to extract wd field
>> target/riscv: rvv-1.0: introduce writable misa.v field
>> target/riscv: rvv-1.0: add translation-time vector context status
>> target/riscv: rvv-1.0: remove rvv related codes from fcsr registers
>> target/riscv: rvv-1.0: check MSTATUS_VS when accessing vector csr
>> registers
>> target/riscv: rvv-1.0: remove MLEN calculations
>> target/riscv: rvv-1.0: add fractional LMUL
>> target/riscv: rvv-1.0: add VMA and VTA
>> target/riscv: rvv-1.0: update check functions
>> target/riscv: introduce more imm value modes in translator functions
>> target/riscv: rvv:1.0: add translation-time nan-box helper function
>> target/riscv: rvv-1.0: configure instructions
>> target/riscv: rvv-1.0: stride load and store instructions
>> target/riscv: rvv-1.0: index load and store instructions
>> target/riscv: rvv-1.0: fix address index overflow bug of indexed
>> load/store insns
>> target/riscv: rvv-1.0: fault-only-first unit stride load
>> target/riscv: rvv-1.0: amo operations
>> target/riscv: rvv-1.0: load/store whole register instructions
>> target/riscv: rvv-1.0: update vext_max_elems() for load/store insns
>> target/riscv: rvv-1.0: take fractional LMUL into vector max elements
>> calculation
>> target/riscv: rvv-1.0: floating-point square-root instruction
>> target/riscv: rvv-1.0: floating-point classify instructions
>> target/riscv: rvv-1.0: mask population count instruction
>> target/riscv: rvv-1.0: find-first-set mask bit instruction
>> target/riscv: rvv-1.0: set-X-first mask bit instructions
>> target/riscv: rvv-1.0: iota instruction
>> target/riscv: rvv-1.0: element index instruction
>> target/riscv: rvv-1.0: allow load element with sign-extended
>> target/riscv: rvv-1.0: register gather instructions
>> target/riscv: rvv-1.0: integer scalar move instructions
>> target/riscv: rvv-1.0: floating-point move instruction
>> target/riscv: rvv-1.0: floating-point scalar move instructions
>> target/riscv: rvv-1.0: whole register move instructions
>> target/riscv: rvv-1.0: integer extension instructions
>> target/riscv: rvv-1.0: single-width averaging add and subtract
>> instructions
>> target/riscv: rvv-1.0: single-width bit shift instructions
>> target/riscv: rvv-1.0: integer add-with-carry/subtract-with-borrow
>> target/riscv: rvv-1.0: narrowing integer right shift instructions
>> target/riscv: rvv-1.0: widening integer multiply-add instructions
>> target/riscv: rvv-1.0: single-width saturating add and subtract
>> instructions
>> target/riscv: rvv-1.0: integer comparison instructions
>> target/riscv: rvv-1.0: floating-point compare instructions
>> target/riscv: rvv-1.0: mask-register logical instructions
>> target/riscv: rvv-1.0: slide instructions
>> target/riscv: rvv-1.0: floating-point slide instructions
>> target/riscv: rvv-1.0: narrowing fixed-point clip instructions
>> target/riscv: rvv-1.0: single-width floating-point reduction
>> target/riscv: rvv-1.0: widening floating-point reduction instructions
>> target/riscv: rvv-1.0: single-width scaling shift instructions
>> target/riscv: rvv-1.0: remove widening saturating scaled multiply-add
>> target/riscv: rvv-1.0: remove vmford.vv and vmford.vf
>> target/riscv: rvv-1.0: remove integer extract instruction
>> target/riscv: rvv-1.0: floating-point min/max instructions
>> target/riscv: introduce floating-point rounding mode enum
>> target/riscv: rvv-1.0: floating-point/integer type-convert
>> instructions
>> target/riscv: rvv-1.0: widening floating-point/integer type-convert
>> target/riscv: add "set round to odd" rounding mode helper function
>> target/riscv: rvv-1.0: narrowing floating-point/integer type-convert
>> target/riscv: rvv-1.0: relax RV_VLEN_MAX to 1024-bits
>> target/riscv: implement vstart CSR
>> target/riscv: trigger illegal instruction exception if frm is not
>> valid
>>
>> Greentime Hu (1):
>> target/riscv: rvv-1.0: add vlenb register
>>
>> Hsiangkai Wang (2):
>> target/riscv: gdb: modify gdb csr xml file to align with csr register
>> map
>> target/riscv: gdb: support vector registers for rv64 & rv32
>>
>> LIU Zhiwei (3):
>> target/riscv: rvv-1.0: add mstatus VS field
>> target/riscv: rvv-1.0: add sstatus VS field
>> target/riscv: rvv-1.0: add vcsr register
>>
>> gdb-xml/riscv-32bit-csr.xml | 18 +-
>> gdb-xml/riscv-64bit-csr.xml | 18 +-
>> target/riscv/cpu.c | 11 +-
>> target/riscv/cpu.h | 95 +-
>> target/riscv/cpu_bits.h | 10 +
>> target/riscv/cpu_helper.c | 16 +-
>> target/riscv/csr.c | 79 +-
>> target/riscv/fpu_helper.c | 17 +-
>> target/riscv/gdbstub.c | 172 +-
>> target/riscv/helper.h | 495 ++--
>> target/riscv/insn32-64.decode | 18 +-
>> target/riscv/insn32.decode | 288 +-
>> target/riscv/insn_trans/trans_rvv.c.inc | 2430 +++++++++++------
>> target/riscv/internals.h | 22 +-
>> target/riscv/translate.c | 72 +-
>> target/riscv/vector_helper.c | 3316 +++++++++++------------
>> 16 files changed, 4118 insertions(+), 2959 deletions(-)
>>
>> --
>> 2.17.1
>>
>>
> ping~
>
[-- Attachment #2: Type: text/html, Size: 9914 bytes --]
next prev parent reply other threads:[~2020-11-10 2:10 UTC|newest]
Thread overview: 76+ messages / expand[flat|nested] mbox.gz Atom feed top
2020-09-29 19:03 [RFC v5 00/68] support vector extension v1.0 frank.chang
2020-09-29 19:03 ` [RFC v5 01/68] target/riscv: drop vector 0.7.1 and add 1.0 support frank.chang
2020-09-29 19:03 ` [RFC v5 02/68] target/riscv: Use FIELD_EX32() to extract wd field frank.chang
2020-09-29 19:03 ` [RFC v5 03/68] target/riscv: rvv-1.0: add mstatus VS field frank.chang
2020-09-29 19:03 ` [RFC v5 04/68] target/riscv: rvv-1.0: add sstatus " frank.chang
2020-09-29 19:03 ` [RFC v5 05/68] target/riscv: rvv-1.0: introduce writable misa.v field frank.chang
2020-09-29 19:03 ` [RFC v5 06/68] target/riscv: rvv-1.0: add translation-time vector context status frank.chang
2020-10-02 16:18 ` Richard Henderson
2020-10-05 7:12 ` Frank Chang
2020-10-05 14:00 ` Richard Henderson
2020-10-05 14:10 ` Frank Chang
2020-09-29 19:03 ` [RFC v5 07/68] target/riscv: rvv-1.0: remove rvv related codes from fcsr registers frank.chang
2020-09-29 19:03 ` [RFC v5 08/68] target/riscv: rvv-1.0: add vcsr register frank.chang
2020-09-29 19:03 ` [RFC v5 09/68] target/riscv: rvv-1.0: add vlenb register frank.chang
2020-09-29 19:03 ` [RFC v5 10/68] target/riscv: rvv-1.0: check MSTATUS_VS when accessing vector csr registers frank.chang
2020-09-29 19:03 ` [RFC v5 11/68] target/riscv: rvv-1.0: remove MLEN calculations frank.chang
2020-09-29 19:03 ` [RFC v5 12/68] target/riscv: rvv-1.0: add fractional LMUL frank.chang
2020-09-29 19:03 ` [RFC v5 13/68] target/riscv: rvv-1.0: add VMA and VTA frank.chang
2020-09-29 19:03 ` [RFC v5 14/68] target/riscv: rvv-1.0: update check functions frank.chang
2020-09-29 19:03 ` [RFC v5 15/68] target/riscv: introduce more imm value modes in translator functions frank.chang
2020-09-29 19:03 ` [RFC v5 16/68] target/riscv: rvv:1.0: add translation-time nan-box helper function frank.chang
2020-09-29 19:03 ` [RFC v5 17/68] target/riscv: rvv-1.0: configure instructions frank.chang
2020-09-29 19:03 ` [RFC v5 18/68] target/riscv: rvv-1.0: stride load and store instructions frank.chang
2020-09-29 19:03 ` [RFC v5 19/68] target/riscv: rvv-1.0: index " frank.chang
2020-09-29 19:03 ` [RFC v5 20/68] target/riscv: rvv-1.0: fix address index overflow bug of indexed load/store insns frank.chang
2020-09-29 19:03 ` [RFC v5 21/68] target/riscv: rvv-1.0: fault-only-first unit stride load frank.chang
2020-09-29 19:03 ` [RFC v5 22/68] target/riscv: rvv-1.0: amo operations frank.chang
2020-09-29 19:03 ` [RFC v5 23/68] target/riscv: rvv-1.0: load/store whole register instructions frank.chang
2020-09-29 19:03 ` [RFC v5 24/68] target/riscv: rvv-1.0: update vext_max_elems() for load/store insns frank.chang
2020-09-29 19:04 ` [RFC v5 25/68] target/riscv: rvv-1.0: take fractional LMUL into vector max elements calculation frank.chang
2020-09-29 19:04 ` [RFC v5 26/68] target/riscv: rvv-1.0: floating-point square-root instruction frank.chang
2020-09-29 19:04 ` [RFC v5 27/68] target/riscv: rvv-1.0: floating-point classify instructions frank.chang
2020-09-29 19:04 ` [RFC v5 28/68] target/riscv: rvv-1.0: mask population count instruction frank.chang
2020-09-29 19:04 ` [RFC v5 29/68] target/riscv: rvv-1.0: find-first-set mask bit instruction frank.chang
2020-09-29 19:04 ` [RFC v5 30/68] target/riscv: rvv-1.0: set-X-first mask bit instructions frank.chang
2020-09-29 19:04 ` [RFC v5 31/68] target/riscv: rvv-1.0: iota instruction frank.chang
2020-09-29 19:04 ` [RFC v5 32/68] target/riscv: rvv-1.0: element index instruction frank.chang
2020-09-29 19:04 ` [RFC v5 33/68] target/riscv: rvv-1.0: allow load element with sign-extended frank.chang
2020-09-29 19:04 ` [RFC v5 34/68] target/riscv: rvv-1.0: register gather instructions frank.chang
2020-09-29 19:04 ` [RFC v5 35/68] target/riscv: rvv-1.0: integer scalar move instructions frank.chang
2020-09-29 19:04 ` [RFC v5 36/68] target/riscv: rvv-1.0: floating-point move instruction frank.chang
2020-09-29 19:04 ` [RFC v5 37/68] target/riscv: rvv-1.0: floating-point scalar move instructions frank.chang
2020-09-29 19:04 ` [RFC v5 38/68] target/riscv: rvv-1.0: whole register " frank.chang
2020-09-29 19:04 ` [RFC v5 39/68] target/riscv: rvv-1.0: integer extension instructions frank.chang
2020-09-29 19:04 ` [RFC v5 40/68] target/riscv: rvv-1.0: single-width averaging add and subtract instructions frank.chang
2020-09-29 19:04 ` [RFC v5 41/68] target/riscv: rvv-1.0: single-width bit shift instructions frank.chang
2020-09-29 19:04 ` [RFC v5 42/68] target/riscv: rvv-1.0: integer add-with-carry/subtract-with-borrow frank.chang
2020-09-29 19:04 ` [RFC v5 43/68] target/riscv: rvv-1.0: narrowing integer right shift instructions frank.chang
2020-09-29 19:04 ` [RFC v5 44/68] target/riscv: rvv-1.0: widening integer multiply-add instructions frank.chang
2020-09-29 19:04 ` [RFC v5 45/68] target/riscv: rvv-1.0: single-width saturating add and subtract instructions frank.chang
2020-09-29 19:04 ` [RFC v5 46/68] target/riscv: rvv-1.0: integer comparison instructions frank.chang
2020-09-29 19:04 ` [RFC v5 47/68] target/riscv: rvv-1.0: floating-point compare instructions frank.chang
2020-09-29 19:04 ` [RFC v5 48/68] target/riscv: rvv-1.0: mask-register logical instructions frank.chang
2020-09-29 19:04 ` [RFC v5 49/68] target/riscv: rvv-1.0: slide instructions frank.chang
2020-09-29 19:04 ` [RFC v5 50/68] target/riscv: rvv-1.0: floating-point " frank.chang
2020-09-29 19:04 ` [RFC v5 51/68] target/riscv: rvv-1.0: narrowing fixed-point clip instructions frank.chang
2020-09-29 19:04 ` [RFC v5 52/68] target/riscv: rvv-1.0: single-width floating-point reduction frank.chang
2020-09-29 19:04 ` [RFC v5 53/68] target/riscv: rvv-1.0: widening floating-point reduction instructions frank.chang
2020-09-29 19:04 ` [RFC v5 54/68] target/riscv: rvv-1.0: single-width scaling shift instructions frank.chang
2020-09-29 19:04 ` [RFC v5 55/68] target/riscv: rvv-1.0: remove widening saturating scaled multiply-add frank.chang
2020-09-29 19:04 ` [RFC v5 56/68] target/riscv: rvv-1.0: remove vmford.vv and vmford.vf frank.chang
2020-09-29 19:04 ` [RFC v5 57/68] target/riscv: rvv-1.0: remove integer extract instruction frank.chang
2020-09-29 19:04 ` [RFC v5 58/68] target/riscv: rvv-1.0: floating-point min/max instructions frank.chang
2020-09-29 19:04 ` [RFC v5 59/68] target/riscv: introduce floating-point rounding mode enum frank.chang
2020-09-29 19:04 ` [RFC v5 60/68] target/riscv: rvv-1.0: floating-point/integer type-convert instructions frank.chang
2020-09-29 19:04 ` [RFC v5 61/68] target/riscv: rvv-1.0: widening floating-point/integer type-convert frank.chang
2020-09-29 19:04 ` [RFC v5 62/68] target/riscv: add "set round to odd" rounding mode helper function frank.chang
2020-09-29 19:04 ` [RFC v5 63/68] target/riscv: rvv-1.0: narrowing floating-point/integer type-convert frank.chang
2020-09-29 19:04 ` [RFC v5 64/68] target/riscv: rvv-1.0: relax RV_VLEN_MAX to 1024-bits frank.chang
2020-09-29 19:04 ` [RFC v5 65/68] target/riscv: gdb: modify gdb csr xml file to align with csr register map frank.chang
2020-09-29 19:04 ` [RFC v5 66/68] target/riscv: gdb: support vector registers for rv64 & rv32 frank.chang
2020-09-29 19:04 ` [RFC v5 67/68] target/riscv: implement vstart CSR frank.chang
2020-09-29 19:04 ` [RFC v5 68/68] target/riscv: trigger illegal instruction exception if frm is not valid frank.chang
2020-10-20 7:42 ` [RFC v5 00/68] support vector extension v1.0 Frank Chang
2020-11-10 2:09 ` Frank Chang [this message]
2020-11-10 4:01 ` Alistair Francis
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=CAE_xrPjOSpsgPBALLmPjJDN1F+6SfDE_fZgkkASivV7X32dSTA@mail.gmail.com \
--to=frank.chang@sifive.com \
--cc=qemu-devel@nongnu.org \
--cc=qemu-riscv@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).