From: Alistair Francis <alistair23@gmail.com>
To: LIU Zhiwei <zhiwei_liu@c-sky.com>
Cc: "open list:RISC-V" <qemu-riscv@nongnu.org>,
Richard Henderson <richard.henderson@linaro.org>,
"qemu-devel@nongnu.org Developers" <qemu-devel@nongnu.org>,
wxy194768@alibaba-inc.com, wenmeng_zhang@c-sky.com,
Alistair Francis <Alistair.Francis@wdc.com>,
Palmer Dabbelt <palmer@dabbelt.com>
Subject: Re: [PATCH v12 00/61] target/riscv: support vector extension v0.7.1
Date: Wed, 1 Jul 2020 20:32:00 -0700 [thread overview]
Message-ID: <CAKmqyKN8jSq+uNmmrF-a6cSqVT2tjPRs-nSPfFXBzjViirXjEw@mail.gmail.com> (raw)
In-Reply-To: <20200701152549.1218-1-zhiwei_liu@c-sky.com>
On Wed, Jul 1, 2020 at 8:26 AM LIU Zhiwei <zhiwei_liu@c-sky.com> wrote:
>
> This patchset implements the vector extension for RISC-V on QEMU.
>
> You can also find the patchset and all *test cases* in
> my repo(https://github.com/romanheros/qemu.git branch:vector-upstream-v12).
> All the test cases are in the directory qemu/tests/riscv/vector/. They are
> riscv64 linux user mode programs.
>
> You can test the patchset by the script qemu/tests/riscv/vector/runcase.sh.
>
> Features:
> * support specification riscv-v-spec-0.7.1.(https://github.com/riscv/riscv-v-spec/releases/tag/0.7.1/)
> * support basic vector extension.
> * support Zvlsseg.
> * support Zvamo.
> * not support Zvediv as it is changing.
> * SLEN always equals VLEN.
> * element width support 8bit, 16bit, 32bit, 64bit.
>
> Changelog:
>
> v12
> * fix compile error on big endian machines.
Thanks!
Applied to riscv-to-apply.next
Alistair
>
> v11
> * fix all non-ASCII characters.
>
> v10
> * rebase to https://github.com/alistair23/qemu/tree/riscv-to-apply.next.
> * fix compile error in patch 57/61.
> * fix review tag typo.
>
> v9
> * always set dynamic rounding mode for vector float insns.
> * bug fix atomic implementation.
> * bug fix first-only-fault.
> * some small tidy up.
>
> v8
> * support different float rounding modes for vector instructions.
> * use lastest released TCG GVEC DUP IR.
> * set RV_VLEN_MAX to 256 bits, as GVEC IR uses simd_desc.
>
> v7
> * move vl == 0 check to translation time by add a global cpu_vl.
> * implement vector element inline load and store function by TCG IR.
> * based on vec_element_load(store), implement some permutation instructions.
> * implement rsubs GVEC IR.
> * fixup vsmul, vmfne, vfmerge, vslidedown.
> * some other small bugs and indentation errors.
>
> v6
> * use gvec_dup Gvec IR to accellerate move and merge.
> * a better way to implement fixed point instructions.
> * a global check when vl == 0.
> * limit some macros to only one inline function call.
> * fixup sew error when use Gvec IR.
> * fixup bugs for corner cases.
>
> v5
> * fixup a bug in tb flags.
>
> v4
> * no change
>
> v3
> * move check code from execution-time to translation-time
> * use a continous memory block for vector register description.
> * vector registers as direct fields in RISCVCPUState.
> * support VLEN configure from qemu command line.
> * support ELEN configure from qemu command line.
> * support vector specification version configure from qemu command line.
> * probe pages before real load or store access.
> * use probe_page_check for no-fault operations in linux user mode.
> * generation atomic exit exception when in parallel environment.
> * fixup a lot of concrete bugs.
>
> V2
> * use float16_compare{_quiet}
> * only use GETPC() in outer most helper
> * add ctx.ext_v Property
>
>
> LIU Zhiwei (61):
> target/riscv: add vector extension field in CPURISCVState
> target/riscv: implementation-defined constant parameters
> target/riscv: support vector extension csr
> target/riscv: add vector configure instruction
> target/riscv: add an internals.h header
> target/riscv: add vector stride load and store instructions
> target/riscv: add vector index load and store instructions
> target/riscv: add fault-only-first unit stride load
> target/riscv: add vector amo operations
> target/riscv: vector single-width integer add and subtract
> target/riscv: vector widening integer add and subtract
> target/riscv: vector integer add-with-carry / subtract-with-borrow
> instructions
> target/riscv: vector bitwise logical instructions
> target/riscv: vector single-width bit shift instructions
> target/riscv: vector narrowing integer right shift instructions
> target/riscv: vector integer comparison instructions
> target/riscv: vector integer min/max instructions
> target/riscv: vector single-width integer multiply instructions
> target/riscv: vector integer divide instructions
> target/riscv: vector widening integer multiply instructions
> target/riscv: vector single-width integer multiply-add instructions
> target/riscv: vector widening integer multiply-add instructions
> target/riscv: vector integer merge and move instructions
> target/riscv: vector single-width saturating add and subtract
> target/riscv: vector single-width averaging add and subtract
> target/riscv: vector single-width fractional multiply with rounding
> and saturation
> target/riscv: vector widening saturating scaled multiply-add
> target/riscv: vector single-width scaling shift instructions
> target/riscv: vector narrowing fixed-point clip instructions
> target/riscv: vector single-width floating-point add/subtract
> instructions
> target/riscv: vector widening floating-point add/subtract instructions
> target/riscv: vector single-width floating-point multiply/divide
> instructions
> target/riscv: vector widening floating-point multiply
> target/riscv: vector single-width floating-point fused multiply-add
> instructions
> target/riscv: vector widening floating-point fused multiply-add
> instructions
> target/riscv: vector floating-point square-root instruction
> target/riscv: vector floating-point min/max instructions
> target/riscv: vector floating-point sign-injection instructions
> target/riscv: vector floating-point compare instructions
> target/riscv: vector floating-point classify instructions
> target/riscv: vector floating-point merge instructions
> target/riscv: vector floating-point/integer type-convert instructions
> target/riscv: widening floating-point/integer type-convert
> instructions
> target/riscv: narrowing floating-point/integer type-convert
> instructions
> target/riscv: vector single-width integer reduction instructions
> target/riscv: vector wideing integer reduction instructions
> target/riscv: vector single-width floating-point reduction
> instructions
> target/riscv: vector widening floating-point reduction instructions
> target/riscv: vector mask-register logical instructions
> target/riscv: vector mask population count vmpopc
> target/riscv: vmfirst find-first-set mask bit
> target/riscv: set-X-first mask bit
> target/riscv: vector iota instruction
> target/riscv: vector element index instruction
> target/riscv: integer extract instruction
> target/riscv: integer scalar move instruction
> target/riscv: floating-point scalar move instructions
> target/riscv: vector slide instructions
> target/riscv: vector register gather instruction
> target/riscv: vector compress instruction
> target/riscv: configure and turn on vector extension from command line
>
> target/riscv/Makefile.objs | 2 +-
> target/riscv/cpu.c | 50 +
> target/riscv/cpu.h | 82 +-
> target/riscv/cpu_bits.h | 15 +
> target/riscv/csr.c | 75 +-
> target/riscv/fpu_helper.c | 33 +-
> target/riscv/helper.h | 1069 +++++
> target/riscv/insn32-64.decode | 11 +
> target/riscv/insn32.decode | 372 ++
> target/riscv/insn_trans/trans_rvv.inc.c | 2888 +++++++++++++
> target/riscv/internals.h | 41 +
> target/riscv/translate.c | 27 +-
> target/riscv/vector_helper.c | 4899 +++++++++++++++++++++++
> 13 files changed, 9520 insertions(+), 44 deletions(-)
> create mode 100644 target/riscv/insn_trans/trans_rvv.inc.c
> create mode 100644 target/riscv/internals.h
> create mode 100644 target/riscv/vector_helper.c
>
> --
> 2.23.0
>
>
prev parent reply other threads:[~2020-07-02 3:42 UTC|newest]
Thread overview: 66+ messages / expand[flat|nested] mbox.gz Atom feed top
2020-07-01 15:24 [PATCH v12 00/61] target/riscv: support vector extension v0.7.1 LIU Zhiwei
2020-07-01 15:24 ` [PATCH v12 01/61] target/riscv: add vector extension field in CPURISCVState LIU Zhiwei
2020-07-01 15:24 ` [PATCH v12 02/61] target/riscv: implementation-defined constant parameters LIU Zhiwei
2020-07-01 15:24 ` [PATCH v12 03/61] target/riscv: support vector extension csr LIU Zhiwei
2020-07-01 15:24 ` [PATCH v12 04/61] target/riscv: add vector configure instruction LIU Zhiwei
2020-07-01 15:24 ` [PATCH v12 05/61] target/riscv: add an internals.h header LIU Zhiwei
2020-07-01 15:24 ` [PATCH v12 06/61] target/riscv: add vector stride load and store instructions LIU Zhiwei
2020-07-01 15:24 ` [PATCH v12 07/61] target/riscv: add vector index " LIU Zhiwei
2020-07-01 15:24 ` [PATCH v12 08/61] target/riscv: add fault-only-first unit stride load LIU Zhiwei
2022-12-17 18:21 ` Philippe Mathieu-Daudé
2022-12-17 18:28 ` Richard Henderson
2020-07-01 15:24 ` [PATCH v12 09/61] target/riscv: add vector amo operations LIU Zhiwei
2020-07-01 15:24 ` [PATCH v12 10/61] target/riscv: vector single-width integer add and subtract LIU Zhiwei
2020-07-01 15:24 ` [PATCH v12 11/61] target/riscv: vector widening " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 12/61] target/riscv: vector integer add-with-carry / subtract-with-borrow instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 13/61] target/riscv: vector bitwise logical instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 14/61] target/riscv: vector single-width bit shift instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 15/61] target/riscv: vector narrowing integer right " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 16/61] target/riscv: vector integer comparison instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 17/61] target/riscv: vector integer min/max instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 18/61] target/riscv: vector single-width integer multiply instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 19/61] target/riscv: vector integer divide instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 20/61] target/riscv: vector widening integer multiply instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 21/61] target/riscv: vector single-width integer multiply-add instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 22/61] target/riscv: vector widening " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 23/61] target/riscv: vector integer merge and move instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 24/61] target/riscv: vector single-width saturating add and subtract LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 25/61] target/riscv: vector single-width averaging " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 26/61] target/riscv: vector single-width fractional multiply with rounding and saturation LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 27/61] target/riscv: vector widening saturating scaled multiply-add LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 28/61] target/riscv: vector single-width scaling shift instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 29/61] target/riscv: vector narrowing fixed-point clip instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 30/61] target/riscv: vector single-width floating-point add/subtract instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 31/61] target/riscv: vector widening " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 32/61] target/riscv: vector single-width floating-point multiply/divide instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 33/61] target/riscv: vector widening floating-point multiply LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 34/61] target/riscv: vector single-width floating-point fused multiply-add instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 35/61] target/riscv: vector widening " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 36/61] target/riscv: vector floating-point square-root instruction LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 37/61] target/riscv: vector floating-point min/max instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 38/61] target/riscv: vector floating-point sign-injection instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 39/61] target/riscv: vector floating-point compare instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 40/61] target/riscv: vector floating-point classify instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 41/61] target/riscv: vector floating-point merge instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 42/61] target/riscv: vector floating-point/integer type-convert instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 43/61] target/riscv: widening " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 44/61] target/riscv: narrowing " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 45/61] target/riscv: vector single-width integer reduction instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 46/61] target/riscv: vector wideing " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 47/61] target/riscv: vector single-width floating-point " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 48/61] target/riscv: vector widening " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 49/61] target/riscv: vector mask-register logical instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 50/61] target/riscv: vector mask population count vmpopc LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 51/61] target/riscv: vmfirst find-first-set mask bit LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 52/61] target/riscv: set-X-first " LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 53/61] target/riscv: vector iota instruction LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 54/61] target/riscv: vector element index instruction LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 55/61] target/riscv: integer extract instruction LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 56/61] target/riscv: integer scalar move instruction LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 57/61] target/riscv: floating-point scalar move instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 58/61] target/riscv: vector slide instructions LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 59/61] target/riscv: vector register gather instruction LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 60/61] target/riscv: vector compress instruction LIU Zhiwei
2020-07-01 15:25 ` [PATCH v12 61/61] target/riscv: configure and turn on vector extension from command line LIU Zhiwei
2020-07-01 19:38 ` [PATCH v12 00/61] target/riscv: support vector extension v0.7.1 no-reply
2020-07-02 3:32 ` Alistair Francis [this message]
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=CAKmqyKN8jSq+uNmmrF-a6cSqVT2tjPRs-nSPfFXBzjViirXjEw@mail.gmail.com \
--to=alistair23@gmail.com \
--cc=Alistair.Francis@wdc.com \
--cc=palmer@dabbelt.com \
--cc=qemu-devel@nongnu.org \
--cc=qemu-riscv@nongnu.org \
--cc=richard.henderson@linaro.org \
--cc=wenmeng_zhang@c-sky.com \
--cc=wxy194768@alibaba-inc.com \
--cc=zhiwei_liu@c-sky.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).