* [PULL 0/2] loongarch for 7.2 patches
@ 2022-11-07 3:32 Song Gao
2022-11-07 3:32 ` [PULL 1/2] target/loongarch: Separate the hardware flags into MMU index and PLV Song Gao
` (2 more replies)
0 siblings, 3 replies; 4+ messages in thread
From: Song Gao @ 2022-11-07 3:32 UTC (permalink / raw)
To: qemu-devel; +Cc: richard.henderson, stefanha
The following changes since commit 466e81ff12013d026e2d0154266fce82bce2ee9b:
Merge tag 'vfio-fixes-v7.2-rc0.0' of https://gitlab.com/alex.williamson/qemu into staging (2022-11-05 08:41:01 -0400)
are available in the Git repository at:
https://gitlab.com/gaosong/qemu.git tags/pull-loongarch-20221107
for you to fetch changes up to e913bace61c539a88feb489b424554ebb2d5d3a3:
target/loongarch: Fix return value of CHECK_FPE (2022-11-07 10:54:11 +0800)
----------------------------------------------------------------
pull-loongarch-20221107
----------------------------------------------------------------
Rui Wang (2):
target/loongarch: Separate the hardware flags into MMU index and PLV
target/loongarch: Fix return value of CHECK_FPE
target/loongarch/cpu.h | 18 +++++++++---------
target/loongarch/insn_trans/trans_farith.c.inc | 2 +-
target/loongarch/insn_trans/trans_privileged.c.inc | 4 ++--
target/loongarch/tlb_helper.c | 4 ++--
target/loongarch/translate.c | 5 +++--
target/loongarch/translate.h | 3 ++-
6 files changed, 19 insertions(+), 17 deletions(-)
^ permalink raw reply [flat|nested] 4+ messages in thread
* [PULL 1/2] target/loongarch: Separate the hardware flags into MMU index and PLV
2022-11-07 3:32 [PULL 0/2] loongarch for 7.2 patches Song Gao
@ 2022-11-07 3:32 ` Song Gao
2022-11-07 3:32 ` [PULL 2/2] target/loongarch: Fix return value of CHECK_FPE Song Gao
2022-11-07 23:44 ` [PULL 0/2] loongarch for 7.2 patches Stefan Hajnoczi
2 siblings, 0 replies; 4+ messages in thread
From: Song Gao @ 2022-11-07 3:32 UTC (permalink / raw)
To: qemu-devel; +Cc: richard.henderson, stefanha, Rui Wang
From: Rui Wang <wangrui@loongson.cn>
Regarding the patchset v3 has been merged into main line, and not
approved, this patch updates to patchset v4.
Fixes: b4bda200 ("target/loongarch: Adjust the layout of hardware flags bit fields")
Link: https://lists.nongnu.org/archive/html/qemu-devel/2022-11/msg00808.html
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Signed-off-by: Rui Wang <wangrui@loongson.cn>
Message-Id: <20221107024526.702297-2-wangrui@loongson.cn>
Signed-off-by: Song Gao <gaosong@loongson.cn>
---
target/loongarch/cpu.h | 18 +++++++++---------
.../insn_trans/trans_privileged.c.inc | 4 ++--
target/loongarch/tlb_helper.c | 4 ++--
target/loongarch/translate.c | 5 +++--
target/loongarch/translate.h | 3 ++-
5 files changed, 18 insertions(+), 16 deletions(-)
diff --git a/target/loongarch/cpu.h b/target/loongarch/cpu.h
index 08c1f6baa1..e15c633b0b 100644
--- a/target/loongarch/cpu.h
+++ b/target/loongarch/cpu.h
@@ -374,21 +374,21 @@ struct LoongArchCPUClass {
* 0 for kernel mode, 3 for user mode.
* Define an extra index for DA(direct addressing) mode.
*/
-#define MMU_KERNEL_IDX 0
-#define MMU_USER_IDX 3
-#define MMU_DA_IDX 4
+#define MMU_PLV_KERNEL 0
+#define MMU_PLV_USER 3
+#define MMU_IDX_KERNEL MMU_PLV_KERNEL
+#define MMU_IDX_USER MMU_PLV_USER
+#define MMU_IDX_DA 4
static inline int cpu_mmu_index(CPULoongArchState *env, bool ifetch)
{
#ifdef CONFIG_USER_ONLY
- return MMU_USER_IDX;
+ return MMU_IDX_USER;
#else
- uint8_t pg = FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PG);
-
- if (!pg) {
- return MMU_DA_IDX;
+ if (FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PG)) {
+ return FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PLV);
}
- return FIELD_EX64(env->CSR_CRMD, CSR_CRMD, PLV);
+ return MMU_IDX_DA;
#endif
}
diff --git a/target/loongarch/insn_trans/trans_privileged.c.inc b/target/loongarch/insn_trans/trans_privileged.c.inc
index ff3a6d95ae..40f82becb0 100644
--- a/target/loongarch/insn_trans/trans_privileged.c.inc
+++ b/target/loongarch/insn_trans/trans_privileged.c.inc
@@ -159,7 +159,7 @@ static const CSRInfo csr_info[] = {
static bool check_plv(DisasContext *ctx)
{
- if (ctx->mem_idx == MMU_USER_IDX) {
+ if (ctx->plv == MMU_PLV_USER) {
generate_exception(ctx, EXCCODE_IPE);
return true;
}
@@ -335,7 +335,7 @@ TRANS(iocsrwr_d, gen_iocsrwr, gen_helper_iocsrwr_d)
static void check_mmu_idx(DisasContext *ctx)
{
- if (ctx->mem_idx != MMU_DA_IDX) {
+ if (ctx->mem_idx != MMU_IDX_DA) {
tcg_gen_movi_tl(cpu_pc, ctx->base.pc_next + 4);
ctx->base.is_jmp = DISAS_EXIT;
}
diff --git a/target/loongarch/tlb_helper.c b/target/loongarch/tlb_helper.c
index d2f8fb0c60..c6d1de50fe 100644
--- a/target/loongarch/tlb_helper.c
+++ b/target/loongarch/tlb_helper.c
@@ -170,8 +170,8 @@ static int get_physical_address(CPULoongArchState *env, hwaddr *physical,
int *prot, target_ulong address,
MMUAccessType access_type, int mmu_idx)
{
- int user_mode = mmu_idx == MMU_USER_IDX;
- int kernel_mode = mmu_idx == MMU_KERNEL_IDX;
+ int user_mode = mmu_idx == MMU_IDX_USER;
+ int kernel_mode = mmu_idx == MMU_IDX_KERNEL;
uint32_t plv, base_c, base_v;
int64_t addr_high;
uint8_t da = FIELD_EX64(env->CSR_CRMD, CSR_CRMD, DA);
diff --git a/target/loongarch/translate.c b/target/loongarch/translate.c
index 31462b2b61..38ced69803 100644
--- a/target/loongarch/translate.c
+++ b/target/loongarch/translate.c
@@ -75,10 +75,11 @@ static void loongarch_tr_init_disas_context(DisasContextBase *dcbase,
DisasContext *ctx = container_of(dcbase, DisasContext, base);
ctx->page_start = ctx->base.pc_first & TARGET_PAGE_MASK;
+ ctx->plv = ctx->base.tb->flags & HW_FLAGS_PLV_MASK;
if (ctx->base.tb->flags & HW_FLAGS_CRMD_PG) {
- ctx->mem_idx = ctx->base.tb->flags & HW_FLAGS_PLV_MASK;
+ ctx->mem_idx = ctx->plv;
} else {
- ctx->mem_idx = MMU_DA_IDX;
+ ctx->mem_idx = MMU_IDX_DA;
}
/* Bound the number of insns to execute to those left on the page. */
diff --git a/target/loongarch/translate.h b/target/loongarch/translate.h
index 9cc12512d1..6d2e382e8b 100644
--- a/target/loongarch/translate.h
+++ b/target/loongarch/translate.h
@@ -29,7 +29,8 @@ typedef struct DisasContext {
DisasContextBase base;
target_ulong page_start;
uint32_t opcode;
- int mem_idx;
+ uint16_t mem_idx;
+ uint16_t plv;
TCGv zero;
/* Space for 3 operands plus 1 extra for address computation. */
TCGv temp[4];
--
2.31.1
^ permalink raw reply related [flat|nested] 4+ messages in thread
* [PULL 2/2] target/loongarch: Fix return value of CHECK_FPE
2022-11-07 3:32 [PULL 0/2] loongarch for 7.2 patches Song Gao
2022-11-07 3:32 ` [PULL 1/2] target/loongarch: Separate the hardware flags into MMU index and PLV Song Gao
@ 2022-11-07 3:32 ` Song Gao
2022-11-07 23:44 ` [PULL 0/2] loongarch for 7.2 patches Stefan Hajnoczi
2 siblings, 0 replies; 4+ messages in thread
From: Song Gao @ 2022-11-07 3:32 UTC (permalink / raw)
To: qemu-devel; +Cc: richard.henderson, stefanha, Rui Wang
From: Rui Wang <wangrui@loongson.cn>
Regarding the patchset v3 has been merged into main line, and not
approved, this patch updates to patchset v4.
Fixes: 2419978c ("target/loongarch: Fix emulation of float-point disable exception")
Link: https://lists.nongnu.org/archive/html/qemu-devel/2022-11/msg00808.html
Reviewed-by: Richard Henderson <richard.henderson@linaro.org>
Signed-off-by: Rui Wang <wangrui@loongson.cn>
Message-Id: <20221107024526.702297-3-wangrui@loongson.cn>
Signed-off-by: Song Gao <gaosong@loongson.cn>
---
target/loongarch/insn_trans/trans_farith.c.inc | 2 +-
1 file changed, 1 insertion(+), 1 deletion(-)
diff --git a/target/loongarch/insn_trans/trans_farith.c.inc b/target/loongarch/insn_trans/trans_farith.c.inc
index e2dec75dfb..7081fbb89b 100644
--- a/target/loongarch/insn_trans/trans_farith.c.inc
+++ b/target/loongarch/insn_trans/trans_farith.c.inc
@@ -7,7 +7,7 @@
#define CHECK_FPE do { \
if ((ctx->base.tb->flags & HW_FLAGS_EUEN_FPE) == 0) { \
generate_exception(ctx, EXCCODE_FPD); \
- return false; \
+ return true; \
} \
} while (0)
#else
--
2.31.1
^ permalink raw reply related [flat|nested] 4+ messages in thread
* Re: [PULL 0/2] loongarch for 7.2 patches
2022-11-07 3:32 [PULL 0/2] loongarch for 7.2 patches Song Gao
2022-11-07 3:32 ` [PULL 1/2] target/loongarch: Separate the hardware flags into MMU index and PLV Song Gao
2022-11-07 3:32 ` [PULL 2/2] target/loongarch: Fix return value of CHECK_FPE Song Gao
@ 2022-11-07 23:44 ` Stefan Hajnoczi
2 siblings, 0 replies; 4+ messages in thread
From: Stefan Hajnoczi @ 2022-11-07 23:44 UTC (permalink / raw)
To: Song Gao; +Cc: qemu-devel, richard.henderson, stefanha
[-- Attachment #1: Type: text/plain, Size: 115 bytes --]
Applied, thanks.
Please update the changelog at https://wiki.qemu.org/ChangeLog/7.2 for any user-visible changes.
[-- Attachment #2: signature.asc --]
[-- Type: application/pgp-signature, Size: 488 bytes --]
^ permalink raw reply [flat|nested] 4+ messages in thread
end of thread, other threads:[~2022-11-07 23:47 UTC | newest]
Thread overview: 4+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2022-11-07 3:32 [PULL 0/2] loongarch for 7.2 patches Song Gao
2022-11-07 3:32 ` [PULL 1/2] target/loongarch: Separate the hardware flags into MMU index and PLV Song Gao
2022-11-07 3:32 ` [PULL 2/2] target/loongarch: Fix return value of CHECK_FPE Song Gao
2022-11-07 23:44 ` [PULL 0/2] loongarch for 7.2 patches Stefan Hajnoczi
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).