From: David Gibson <david@gibson.dropbear.id.au>
To: BALATON Zoltan <balaton@eik.bme.hu>
Cc: Peter Maydell <peter.maydell@linaro.org>,
f4bug@amsat.org, qemu-ppc@nongnu.org, qemu-devel@nongnu.org,
Paolo Bonzini <pbonzini@redhat.com>
Subject: Re: [PATCH v10 6/7] hw/pci-host: Add emulation of Marvell MV64361 PPC system controller
Date: Wed, 24 Mar 2021 12:48:55 +1100 [thread overview]
Message-ID: <YFqah3YX0rbZFkEO@yekko.fritz.box> (raw)
In-Reply-To: <265d13b0-6f3e-fa51-30fb-36a88188cb3@eik.bme.hu>
[-- Attachment #1: Type: text/plain, Size: 30792 bytes --]
On Tue, Mar 23, 2021 at 02:31:07PM +0100, BALATON Zoltan wrote:
> On Tue, 23 Mar 2021, David Gibson wrote:
> > On Wed, Mar 17, 2021 at 02:17:51AM +0100, BALATON Zoltan wrote:
[snip]
> > > +static void setup_mem_windows(MV64361State *s, uint32_t val)
> > > +{
> > > + MV64361PCIState *p;
> > > + MemoryRegion *mr;
> > > + uint32_t mask;
> > > + int i;
> > > +
> > > + val &= 0x1fffff;
> > > + for (mask = 1, i = 0; i < 21; i++, mask <<= 1) {
> >
> > Having a loop, where nearly the entire body is a switch over the loop
> > variable seems a rather odd choice to me, compared to just unrolling
> > the whole thing. Or alternatively, maybe more can be be factored out
> > of the switch into common body code.
>
> The loop is really over the bits in val that say which memory regions to
I see that, but it doesn't change the point.
> enable so depending on this we need to touch different mem regions. For
> selecting those memory regions and what to do with them a switch seems to be
> obvious choice. I probably can't factor out anything as these lines in
> switch cases are similar but all differ in some little details (like which
> PCI bus, name of the region, etc.). Unrolling could be possible but would
> just add lines between cases that's now in the loop head so I really don't
I see only 2 common lines, which basically balances about the case and
break lines in every switchcase.
> see why would that be better. Maybe renaming the loop variable from i to
> something that makes the intent clearer could help but I don't know what
> you'd like better. Can you suggest something?
>
> > > + if ((val & mask) != (s->base_addr_enable & mask)) {
> > > + trace_mv64361_region_enable(!(val & mask) ? "enable" : "disable", i);
> > > + switch (i) {
> > > + /*
> > > + * 0-3 are SDRAM chip selects but we map all RAM directly
> > > + * 4-7 are device chip selects (not sure what those are)
> > > + * 8 is Boot device (ROM) chip select but we map that directly too
> > > + */
> > > + case 9:
> > > + p = &s->pci[0];
> > > + mr = &s->cpu_win[i];
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + map_pci_region(mr, &p->io, OBJECT(s), "pci0-io-win",
> > > + p->remap[4], (p->io_size + 1) << 16,
> > > + (p->io_base & 0xfffff) << 16);
> > > + }
> > > + break;
> > > + case 10:
> > > + p = &s->pci[0];
> > > + mr = &s->cpu_win[i];
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + map_pci_region(mr, &p->mem, OBJECT(s), "pci0-mem0-win",
> > > + p->remap[0], (p->mem_size[0] + 1) << 16,
> > > + (p->mem_base[0] & 0xfffff) << 16);
> > > + }
> > > + break;
> > > + case 11:
> > > + p = &s->pci[0];
> > > + mr = &s->cpu_win[i];
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + map_pci_region(mr, &p->mem, OBJECT(s), "pci0-mem1-win",
> > > + p->remap[1], (p->mem_size[1] + 1) << 16,
> > > + (p->mem_base[1] & 0xfffff) << 16);
> > > + }
> > > + break;
> > > + case 12:
> > > + p = &s->pci[0];
> > > + mr = &s->cpu_win[i];
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + map_pci_region(mr, &p->mem, OBJECT(s), "pci0-mem2-win",
> > > + p->remap[2], (p->mem_size[2] + 1) << 16,
> > > + (p->mem_base[2] & 0xfffff) << 16);
> > > + }
> > > + break;
> > > + case 13:
> > > + p = &s->pci[0];
> > > + mr = &s->cpu_win[i];
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + map_pci_region(mr, &p->mem, OBJECT(s), "pci0-mem3-win",
> > > + p->remap[3], (p->mem_size[3] + 1) << 16,
> > > + (p->mem_base[3] & 0xfffff) << 16);
> > > + }
> > > + break;
> > > + case 14:
> > > + p = &s->pci[1];
> > > + mr = &s->cpu_win[i];
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + map_pci_region(mr, &p->io, OBJECT(s), "pci1-io-win",
> > > + p->remap[4], (p->io_size + 1) << 16,
> > > + (p->io_base & 0xfffff) << 16);
> > > + }
> > > + break;
> > > + case 15:
> > > + p = &s->pci[1];
> > > + mr = &s->cpu_win[i];
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + map_pci_region(mr, &p->mem, OBJECT(s), "pci1-mem0-win",
> > > + p->remap[0], (p->mem_size[0] + 1) << 16,
> > > + (p->mem_base[0] & 0xfffff) << 16);
> > > + }
> > > + break;
> > > + case 16:
> > > + p = &s->pci[1];
> > > + mr = &s->cpu_win[i];
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + map_pci_region(mr, &p->mem, OBJECT(s), "pci1-mem1-win",
> > > + p->remap[1], (p->mem_size[1] + 1) << 16,
> > > + (p->mem_base[1] & 0xfffff) << 16);
> > > + }
> > > + break;
> > > + case 17:
> > > + p = &s->pci[1];
> > > + mr = &s->cpu_win[i];
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + map_pci_region(mr, &p->mem, OBJECT(s), "pci1-mem2-win",
> > > + p->remap[2], (p->mem_size[2] + 1) << 16,
> > > + (p->mem_base[2] & 0xfffff) << 16);
> > > + }
> > > + break;
> > > + case 18:
> > > + p = &s->pci[1];
> > > + mr = &s->cpu_win[i];
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + map_pci_region(mr, &p->mem, OBJECT(s), "pci1-mem3-win",
> > > + p->remap[3], (p->mem_size[3] + 1) << 16,
> > > + (p->mem_base[3] & 0xfffff) << 16);
> > > + }
> > > + break;
> > > + /* 19 is integrated SRAM */
> > > + case 20:
> > > + mr = &s->regs;
> > > + unmap_region(mr);
> > > + if (!(val & mask)) {
> > > + memory_region_add_subregion(get_system_memory(),
> > > + (s->regs_base & 0xfffff) << 16, mr);
> > > + }
> > > + break;
> > > + }
> > > + }
> > > + }
> > > +}
> > > +
> > > +static void mv64361_update_irq(void *opaque, int n, int level)
> > > +{
> > > + MV64361State *s = opaque;
> > > + uint64_t val = s->main_int_cr;
> > > +
> > > + if (level) {
> > > + val |= BIT_ULL(n);
> > > + } else {
> > > + val &= ~BIT_ULL(n);
> > > + }
> > > + if ((s->main_int_cr & s->cpu0_int_mask) != (val & s->cpu0_int_mask)) {
> > > + qemu_set_irq(s->cpu_irq, level);
> > > + }
> > > + s->main_int_cr = val;
> > > +}
> > > +
> > > +static uint64_t mv64361_read(void *opaque, hwaddr addr, unsigned int size)
> > > +{
> > > + MV64361State *s = MV64361(opaque);
> > > + uint32_t ret = 0;
> > > +
> > > + switch (addr) {
> > > + case MV64340_CPU_CONFIG:
> > > + ret = s->cpu_conf;
> > > + break;
> > > + case MV64340_PCI_0_IO_BASE_ADDR:
> > > + ret = s->pci[0].io_base;
> >
> > Reaching into the PCI internal state here doesn't seem great, although
> > I'll admit I can't quickly see another way to do it that wouldn't be
> > horribly verbose.
>
> The MV64361PCIState is an internal class representing a PCI bus so touching
> it from the parent object should not be that bad as this is only put in a
> separate object for separating it from the other functions and make it easy
> to have two of them without much repetition. Otherwise it's part of the
> implementation of the main MV64361 class so touching it from that should be
> OK. I'd consider touching internals of an unrelated object bad but that's
> not the case here. The MV64361 and MV64361PCI are friend classes.
Not really a QOM concept AFAIK, but sure, I'll buy it.
> > > + break;
> > > + case MV64340_PCI_0_IO_SIZE:
> > > + ret = s->pci[0].io_size;
> > > + break;
> > > + case MV64340_PCI_0_IO_ADDR_REMAP:
> > > + ret = s->pci[0].remap[4] >> 16;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY0_BASE_ADDR:
> > > + ret = s->pci[0].mem_base[0];
> > > + break;
> > > + case MV64340_PCI_0_MEMORY0_SIZE:
> > > + ret = s->pci[0].mem_size[0];
> > > + break;
> > > + case MV64340_PCI_0_MEMORY0_LOW_ADDR_REMAP:
> > > + ret = (s->pci[0].remap[0] & 0xffff0000) >> 16;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY0_HIGH_ADDR_REMAP:
> > > + ret = s->pci[0].remap[0] >> 32;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY1_BASE_ADDR:
> > > + ret = s->pci[0].mem_base[1];
> > > + break;
> > > + case MV64340_PCI_0_MEMORY1_SIZE:
> > > + ret = s->pci[0].mem_size[1];
> > > + break;
> > > + case MV64340_PCI_0_MEMORY1_LOW_ADDR_REMAP:
> > > + ret = (s->pci[0].remap[1] & 0xffff0000) >> 16;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY1_HIGH_ADDR_REMAP:
> > > + ret = s->pci[0].remap[1] >> 32;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY2_BASE_ADDR:
> > > + ret = s->pci[0].mem_base[2];
> > > + break;
> > > + case MV64340_PCI_0_MEMORY2_SIZE:
> > > + ret = s->pci[0].mem_size[2];
> > > + break;
> > > + case MV64340_PCI_0_MEMORY2_LOW_ADDR_REMAP:
> > > + ret = (s->pci[0].remap[2] & 0xffff0000) >> 16;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY2_HIGH_ADDR_REMAP:
> > > + ret = s->pci[0].remap[2] >> 32;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY3_BASE_ADDR:
> > > + ret = s->pci[0].mem_base[3];
> > > + break;
> > > + case MV64340_PCI_0_MEMORY3_SIZE:
> > > + ret = s->pci[0].mem_size[3];
> > > + break;
> > > + case MV64340_PCI_0_MEMORY3_LOW_ADDR_REMAP:
> > > + ret = (s->pci[0].remap[3] & 0xffff0000) >> 16;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY3_HIGH_ADDR_REMAP:
> > > + ret = s->pci[0].remap[3] >> 32;
> > > + break;
> > > + case MV64340_PCI_1_IO_BASE_ADDR:
> > > + ret = s->pci[1].io_base;
> > > + break;
> > > + case MV64340_PCI_1_IO_SIZE:
> > > + ret = s->pci[1].io_size;
> > > + break;
> > > + case MV64340_PCI_1_IO_ADDR_REMAP:
> > > + ret = s->pci[1].remap[4] >> 16;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY0_BASE_ADDR:
> > > + ret = s->pci[1].mem_base[0];
> > > + break;
> > > + case MV64340_PCI_1_MEMORY0_SIZE:
> > > + ret = s->pci[1].mem_size[0];
> > > + break;
> > > + case MV64340_PCI_1_MEMORY0_LOW_ADDR_REMAP:
> > > + ret = (s->pci[1].remap[0] & 0xffff0000) >> 16;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY0_HIGH_ADDR_REMAP:
> > > + ret = s->pci[1].remap[0] >> 32;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY1_BASE_ADDR:
> > > + ret = s->pci[1].mem_base[1];
> > > + break;
> > > + case MV64340_PCI_1_MEMORY1_SIZE:
> > > + ret = s->pci[1].mem_size[1];
> > > + break;
> > > + case MV64340_PCI_1_MEMORY1_LOW_ADDR_REMAP:
> > > + ret = (s->pci[1].remap[1] & 0xffff0000) >> 16;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY1_HIGH_ADDR_REMAP:
> > > + ret = s->pci[1].remap[1] >> 32;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY2_BASE_ADDR:
> > > + ret = s->pci[1].mem_base[2];
> > > + break;
> > > + case MV64340_PCI_1_MEMORY2_SIZE:
> > > + ret = s->pci[1].mem_size[2];
> > > + break;
> > > + case MV64340_PCI_1_MEMORY2_LOW_ADDR_REMAP:
> > > + ret = (s->pci[1].remap[2] & 0xffff0000) >> 16;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY2_HIGH_ADDR_REMAP:
> > > + ret = s->pci[1].remap[2] >> 32;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY3_BASE_ADDR:
> > > + ret = s->pci[1].mem_base[3];
> > > + break;
> > > + case MV64340_PCI_1_MEMORY3_SIZE:
> > > + ret = s->pci[1].mem_size[3];
> > > + break;
> > > + case MV64340_PCI_1_MEMORY3_LOW_ADDR_REMAP:
> > > + ret = (s->pci[1].remap[3] & 0xffff0000) >> 16;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY3_HIGH_ADDR_REMAP:
> > > + ret = s->pci[1].remap[3] >> 32;
> > > + break;
> > > + case MV64340_INTERNAL_SPACE_BASE_ADDR:
> > > + ret = s->regs_base;
> > > + break;
> > > + case MV64340_BASE_ADDR_ENABLE:
> > > + ret = s->base_addr_enable;
> > > + break;
> > > + case MV64340_PCI_0_CONFIG_ADDR:
> > > + ret = pci_host_conf_le_ops.read(PCI_HOST_BRIDGE(&s->pci[0]), 0, size);
> > > + break;
> > > + case MV64340_PCI_0_CONFIG_DATA_VIRTUAL_REG ...
> > > + MV64340_PCI_0_CONFIG_DATA_VIRTUAL_REG + 3:
> > > + ret = pci_host_data_le_ops.read(PCI_HOST_BRIDGE(&s->pci[0]),
> > > + addr - MV64340_PCI_0_CONFIG_DATA_VIRTUAL_REG, size);
> > > + break;
> > > + case MV64340_PCI_1_CONFIG_ADDR:
> > > + ret = pci_host_conf_le_ops.read(PCI_HOST_BRIDGE(&s->pci[1]), 0, size);
> > > + break;
> > > + case MV64340_PCI_1_CONFIG_DATA_VIRTUAL_REG ...
> > > + MV64340_PCI_1_CONFIG_DATA_VIRTUAL_REG + 3:
> > > + ret = pci_host_data_le_ops.read(PCI_HOST_BRIDGE(&s->pci[1]),
> > > + addr - MV64340_PCI_1_CONFIG_DATA_VIRTUAL_REG, size);
> > > + break;
> > > + case MV64340_PCI_1_INTERRUPT_ACKNOWLEDGE_VIRTUAL_REG:
> > > + /* FIXME: Should this be sent via the PCI bus somehow? */
> > > + if (s->gpp_int_level && (s->gpp_value & BIT(31))) {
> > > + ret = pic_read_irq(isa_pic);
> > > + }
> > > + break;
> > > + case MV64340_MAIN_INTERRUPT_CAUSE_LOW:
> > > + ret = s->main_int_cr;
> > > + break;
> > > + case MV64340_MAIN_INTERRUPT_CAUSE_HIGH:
> > > + ret = s->main_int_cr >> 32;
> > > + break;
> > > + case MV64340_CPU_INTERRUPT0_MASK_LOW:
> > > + ret = s->cpu0_int_mask;
> > > + break;
> > > + case MV64340_CPU_INTERRUPT0_MASK_HIGH:
> > > + ret = s->cpu0_int_mask >> 32;
> > > + break;
> > > + case MV64340_CPU_INTERRUPT0_SELECT_CAUSE:
> > > + ret = s->main_int_cr;
> > > + if (s->main_int_cr & s->cpu0_int_mask) {
> > > + if (!(s->main_int_cr & s->cpu0_int_mask & 0xffffffff)) {
> > > + ret = s->main_int_cr >> 32 | BIT(30);
> > > + } else if ((s->main_int_cr & s->cpu0_int_mask) >> 32) {
> > > + ret |= BIT(31);
> > > + }
> > > + }
> > > + break;
> > > + case MV64340_CUNIT_ARBITER_CONTROL_REG:
> > > + ret = 0x11ff0000 | (s->gpp_int_level << 10);
> > > + break;
> > > + case MV64340_GPP_IO_CONTROL:
> > > + ret = s->gpp_io;
> > > + break;
> > > + case MV64340_GPP_LEVEL_CONTROL:
> > > + ret = s->gpp_level;
> > > + break;
> > > + case MV64340_GPP_VALUE:
> > > + ret = s->gpp_value;
> > > + break;
> > > + case MV64340_GPP_VALUE_SET:
> > > + case MV64340_GPP_VALUE_CLEAR:
> > > + ret = 0;
> > > + break;
> > > + case MV64340_GPP_INTERRUPT_CAUSE:
> > > + ret = s->gpp_int_cr;
> > > + break;
> > > + case MV64340_GPP_INTERRUPT_MASK0:
> > > + case MV64340_GPP_INTERRUPT_MASK1:
> > > + ret = s->gpp_int_mask;
> > > + break;
> > > + default:
> > > + qemu_log_mask(LOG_UNIMP, "%s: Unimplemented register read 0x%"
> > > + HWADDR_PRIx "\n", __func__, addr);
> > > + break;
> > > + }
> > > + if (addr != MV64340_PCI_1_INTERRUPT_ACKNOWLEDGE_VIRTUAL_REG) {
> > > + trace_mv64361_reg_read(addr, ret);
> > > + }
> > > + return ret;
> > > +}
> > > +
> > > +static void warn_swap_bit(uint64_t val)
> > > +{
> > > + if ((val & 0x3000000ULL) >> 24 != 1) {
> > > + qemu_log_mask(LOG_UNIMP, "%s: Data swap not implemented", __func__);
> > > + }
> > > +}
> > > +
> > > +static void mv64361_set_pci_mem_remap(MV64361State *s, int bus, int idx,
> > > + uint64_t val, bool high)
> > > +{
> > > + if (high) {
> > > + s->pci[bus].remap[idx] = val;
> > > + } else {
> > > + s->pci[bus].remap[idx] &= 0xffffffff00000000ULL;
> > > + s->pci[bus].remap[idx] |= (val & 0xffffULL) << 16;
> > > + }
> > > +}
> > > +
> > > +static void mv64361_write(void *opaque, hwaddr addr, uint64_t val,
> > > + unsigned int size)
> > > +{
> > > + MV64361State *s = MV64361(opaque);
> > > +
> > > + trace_mv64361_reg_write(addr, val);
> > > + switch (addr) {
> > > + case MV64340_CPU_CONFIG:
> > > + s->cpu_conf = val & 0xe4e3bffULL;
> > > + s->cpu_conf |= BIT(23);
> > > + break;
> > > + case MV64340_PCI_0_IO_BASE_ADDR:
> > > + s->pci[0].io_base = val & 0x30fffffULL;
> > > + warn_swap_bit(val);
> > > + if (!(s->cpu_conf & BIT(27))) {
> > > + s->pci[0].remap[4] = (val & 0xffffULL) << 16;
> > > + }
> > > + break;
> > > + case MV64340_PCI_0_IO_SIZE:
> > > + s->pci[0].io_size = val & 0xffffULL;
> > > + break;
> > > + case MV64340_PCI_0_IO_ADDR_REMAP:
> > > + s->pci[0].remap[4] = (val & 0xffffULL) << 16;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY0_BASE_ADDR:
> > > + s->pci[0].mem_base[0] = val & 0x70fffffULL;
> > > + warn_swap_bit(val);
> > > + if (!(s->cpu_conf & BIT(27))) {
> > > + mv64361_set_pci_mem_remap(s, 0, 0, val, false);
> > > + }
> > > + break;
> > > + case MV64340_PCI_0_MEMORY0_SIZE:
> > > + s->pci[0].mem_size[0] = val & 0xffffULL;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY0_LOW_ADDR_REMAP:
> > > + case MV64340_PCI_0_MEMORY0_HIGH_ADDR_REMAP:
> > > + mv64361_set_pci_mem_remap(s, 0, 0, val,
> > > + (addr == MV64340_PCI_0_MEMORY0_HIGH_ADDR_REMAP));
> > > + break;
> > > + case MV64340_PCI_0_MEMORY1_BASE_ADDR:
> > > + s->pci[0].mem_base[1] = val & 0x70fffffULL;
> > > + warn_swap_bit(val);
> > > + if (!(s->cpu_conf & BIT(27))) {
> > > + mv64361_set_pci_mem_remap(s, 0, 1, val, false);
> > > + }
> > > + break;
> > > + case MV64340_PCI_0_MEMORY1_SIZE:
> > > + s->pci[0].mem_size[1] = val & 0xffffULL;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY1_LOW_ADDR_REMAP:
> > > + case MV64340_PCI_0_MEMORY1_HIGH_ADDR_REMAP:
> > > + mv64361_set_pci_mem_remap(s, 0, 1, val,
> > > + (addr == MV64340_PCI_0_MEMORY1_HIGH_ADDR_REMAP));
> > > + break;
> > > + case MV64340_PCI_0_MEMORY2_BASE_ADDR:
> > > + s->pci[0].mem_base[2] = val & 0x70fffffULL;
> > > + warn_swap_bit(val);
> > > + if (!(s->cpu_conf & BIT(27))) {
> > > + mv64361_set_pci_mem_remap(s, 0, 2, val, false);
> > > + }
> > > + break;
> > > + case MV64340_PCI_0_MEMORY2_SIZE:
> > > + s->pci[0].mem_size[2] = val & 0xffffULL;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY2_LOW_ADDR_REMAP:
> > > + case MV64340_PCI_0_MEMORY2_HIGH_ADDR_REMAP:
> > > + mv64361_set_pci_mem_remap(s, 0, 2, val,
> > > + (addr == MV64340_PCI_0_MEMORY2_HIGH_ADDR_REMAP));
> > > + break;
> > > + case MV64340_PCI_0_MEMORY3_BASE_ADDR:
> > > + s->pci[0].mem_base[3] = val & 0x70fffffULL;
> > > + warn_swap_bit(val);
> > > + if (!(s->cpu_conf & BIT(27))) {
> > > + mv64361_set_pci_mem_remap(s, 0, 3, val, false);
> > > + }
> > > + break;
> > > + case MV64340_PCI_0_MEMORY3_SIZE:
> > > + s->pci[0].mem_size[3] = val & 0xffffULL;
> > > + break;
> > > + case MV64340_PCI_0_MEMORY3_LOW_ADDR_REMAP:
> > > + case MV64340_PCI_0_MEMORY3_HIGH_ADDR_REMAP:
> > > + mv64361_set_pci_mem_remap(s, 0, 3, val,
> > > + (addr == MV64340_PCI_0_MEMORY3_HIGH_ADDR_REMAP));
> > > + break;
> > > + case MV64340_PCI_1_IO_BASE_ADDR:
> > > + s->pci[1].io_base = val & 0x30fffffULL;
> > > + warn_swap_bit(val);
> > > + break;
> > > + if (!(s->cpu_conf & BIT(27))) {
> > > + s->pci[1].remap[4] = (val & 0xffffULL) << 16;
> > > + }
> > > + break;
> > > + case MV64340_PCI_1_IO_SIZE:
> > > + s->pci[1].io_size = val & 0xffffULL;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY0_BASE_ADDR:
> > > + s->pci[1].mem_base[0] = val & 0x70fffffULL;
> > > + warn_swap_bit(val);
> > > + if (!(s->cpu_conf & BIT(27))) {
> > > + mv64361_set_pci_mem_remap(s, 1, 0, val, false);
> > > + }
> > > + break;
> > > + case MV64340_PCI_1_MEMORY0_SIZE:
> > > + s->pci[1].mem_size[0] = val & 0xffffULL;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY0_LOW_ADDR_REMAP:
> > > + case MV64340_PCI_1_MEMORY0_HIGH_ADDR_REMAP:
> > > + mv64361_set_pci_mem_remap(s, 1, 0, val,
> > > + (addr == MV64340_PCI_1_MEMORY0_HIGH_ADDR_REMAP));
> > > + break;
> > > + case MV64340_PCI_1_MEMORY1_BASE_ADDR:
> > > + s->pci[1].mem_base[1] = val & 0x70fffffULL;
> > > + warn_swap_bit(val);
> > > + if (!(s->cpu_conf & BIT(27))) {
> > > + mv64361_set_pci_mem_remap(s, 1, 1, val, false);
> > > + }
> > > + break;
> > > + case MV64340_PCI_1_MEMORY1_SIZE:
> > > + s->pci[1].mem_size[1] = val & 0xffffULL;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY1_LOW_ADDR_REMAP:
> > > + case MV64340_PCI_1_MEMORY1_HIGH_ADDR_REMAP:
> > > + mv64361_set_pci_mem_remap(s, 1, 1, val,
> > > + (addr == MV64340_PCI_1_MEMORY1_HIGH_ADDR_REMAP));
> > > + break;
> > > + case MV64340_PCI_1_MEMORY2_BASE_ADDR:
> > > + s->pci[1].mem_base[2] = val & 0x70fffffULL;
> > > + warn_swap_bit(val);
> > > + if (!(s->cpu_conf & BIT(27))) {
> > > + mv64361_set_pci_mem_remap(s, 1, 2, val, false);
> > > + }
> > > + break;
> > > + case MV64340_PCI_1_MEMORY2_SIZE:
> > > + s->pci[1].mem_size[2] = val & 0xffffULL;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY2_LOW_ADDR_REMAP:
> > > + case MV64340_PCI_1_MEMORY2_HIGH_ADDR_REMAP:
> > > + mv64361_set_pci_mem_remap(s, 1, 2, val,
> > > + (addr == MV64340_PCI_1_MEMORY2_HIGH_ADDR_REMAP));
> > > + break;
> > > + case MV64340_PCI_1_MEMORY3_BASE_ADDR:
> > > + s->pci[1].mem_base[3] = val & 0x70fffffULL;
> > > + warn_swap_bit(val);
> > > + if (!(s->cpu_conf & BIT(27))) {
> > > + mv64361_set_pci_mem_remap(s, 1, 3, val, false);
> > > + }
> > > + break;
> > > + case MV64340_PCI_1_MEMORY3_SIZE:
> > > + s->pci[1].mem_size[3] = val & 0xffffULL;
> > > + break;
> > > + case MV64340_PCI_1_MEMORY3_LOW_ADDR_REMAP:
> > > + case MV64340_PCI_1_MEMORY3_HIGH_ADDR_REMAP:
> > > + mv64361_set_pci_mem_remap(s, 1, 3, val,
> > > + (addr == MV64340_PCI_1_MEMORY3_HIGH_ADDR_REMAP));
> > > + break;
> > > + case MV64340_INTERNAL_SPACE_BASE_ADDR:
> > > + s->regs_base = val & 0xfffffULL;
> > > + break;
> > > + case MV64340_BASE_ADDR_ENABLE:
> > > + setup_mem_windows(s, val);
> > > + s->base_addr_enable = val & 0x1fffffULL;
> >
> > AFAICT every call to setup_mem_windows() is followed by an update to
> > base_addr_enable, so it probably makes sense to fold that update into
> > setup_mem_windows().
>
> Maybe that could be done. It would probably save about two lines of code and
> I'd rename setup_mem_windows to something like set_mem_windows then. Is that
> worth the effort?
Sure. Small reward, trivial effort.
>
> > > + break;
> > > + case MV64340_PCI_0_CONFIG_ADDR:
> > > + pci_host_conf_le_ops.write(PCI_HOST_BRIDGE(&s->pci[0]), 0, val, size);
> > > + break;
> > > + case MV64340_PCI_0_CONFIG_DATA_VIRTUAL_REG ...
> > > + MV64340_PCI_0_CONFIG_DATA_VIRTUAL_REG + 3:
> > > + pci_host_data_le_ops.write(PCI_HOST_BRIDGE(&s->pci[0]),
> > > + addr - MV64340_PCI_0_CONFIG_DATA_VIRTUAL_REG, val, size);
> > > + break;
> > > + case MV64340_PCI_1_CONFIG_ADDR:
> > > + pci_host_conf_le_ops.write(PCI_HOST_BRIDGE(&s->pci[1]), 0, val, size);
> > > + break;
> > > + case MV64340_PCI_1_CONFIG_DATA_VIRTUAL_REG ...
> > > + MV64340_PCI_1_CONFIG_DATA_VIRTUAL_REG + 3:
> > > + pci_host_data_le_ops.write(PCI_HOST_BRIDGE(&s->pci[1]),
> > > + addr - MV64340_PCI_1_CONFIG_DATA_VIRTUAL_REG, val, size);
> > > + break;
> > > + case MV64340_CPU_INTERRUPT0_MASK_LOW:
> > > + s->cpu0_int_mask &= 0xffffffff00000000ULL;
> > > + s->cpu0_int_mask |= val & 0xffffffffULL;
> > > + break;
> > > + case MV64340_CPU_INTERRUPT0_MASK_HIGH:
> > > + s->cpu0_int_mask &= 0xffffffffULL;
> > > + s->cpu0_int_mask |= val << 32;
> > > + break;
> > > + case MV64340_CUNIT_ARBITER_CONTROL_REG:
> > > + s->gpp_int_level = !!(val & BIT(10));
> > > + break;
> > > + case MV64340_GPP_IO_CONTROL:
> > > + s->gpp_io = val;
> > > + break;
> > > + case MV64340_GPP_LEVEL_CONTROL:
> > > + s->gpp_level = val;
> > > + break;
> > > + case MV64340_GPP_VALUE:
> > > + s->gpp_value &= ~s->gpp_io;
> > > + s->gpp_value |= val & s->gpp_io;
> > > + break;
> > > + case MV64340_GPP_VALUE_SET:
> > > + s->gpp_value |= val & s->gpp_io;
> > > + break;
> > > + case MV64340_GPP_VALUE_CLEAR:
> > > + s->gpp_value &= ~(val & s->gpp_io);
> > > + break;
> > > + case MV64340_GPP_INTERRUPT_CAUSE:
> > > + if (!s->gpp_int_level && val != s->gpp_int_cr) {
> > > + int i;
> > > + uint32_t ch = s->gpp_int_cr ^ val;
> > > + s->gpp_int_cr = val;
> > > + for (i = 0; i < 4; i++) {
> > > + if ((ch & 0xff << i) && !(val & 0xff << i)) {
> > > + mv64361_update_irq(opaque, MV64361_IRQ_P0_GPP0_7 + i, 0);
> > > + }
> > > + }
> > > + } else {
> > > + s->gpp_int_cr = val;
> > > + }
> > > + break;
> > > + case MV64340_GPP_INTERRUPT_MASK0:
> > > + case MV64340_GPP_INTERRUPT_MASK1:
> > > + s->gpp_int_mask = val;
> > > + break;
> > > + default:
> > > + qemu_log_mask(LOG_UNIMP, "%s: Unimplemented register write 0x%"
> > > + HWADDR_PRIx " = %"PRIx64"\n", __func__, addr, val);
> > > + break;
> > > + }
> > > +}
> > > +
> > > +static const MemoryRegionOps mv64361_ops = {
> > > + .read = mv64361_read,
> > > + .write = mv64361_write,
> > > + .valid.min_access_size = 1,
> > > + .valid.max_access_size = 4,
> > > + .endianness = DEVICE_LITTLE_ENDIAN,
> > > +};
> > > +
> > > +static void mv64361_gpp_irq(void *opaque, int n, int level)
> > > +{
> > > + MV64361State *s = opaque;
> > > + uint32_t mask = BIT(n);
> > > + uint32_t val = s->gpp_value & ~mask;
> > > +
> > > + if (s->gpp_level & mask) {
> > > + level = !level;
> > > + }
> > > + val |= level << n;
> > > + if (val > s->gpp_value) {
> > > + s->gpp_value = val;
> > > + s->gpp_int_cr |= mask;
> > > + if (s->gpp_int_mask & mask) {
> > > + mv64361_update_irq(opaque, MV64361_IRQ_P0_GPP0_7 + n / 8, 1);
> > > + }
> > > + } else if (val < s->gpp_value) {
> > > + int b = n / 8;
> > > + s->gpp_value = val;
> > > + if (s->gpp_int_level && !(val & 0xff << b)) {
> > > + mv64361_update_irq(opaque, MV64361_IRQ_P0_GPP0_7 + b, 0);
> > > + }
> > > + }
> > > +}
> > > +
> > > +static void mv64361_realize(DeviceState *dev, Error **errp)
> > > +{
> > > + MV64361State *s = MV64361(dev);
> > > + int i;
> > > +
> > > + s->base_addr_enable = 0x1fffff;
> > > + memory_region_init_io(&s->regs, OBJECT(s), &mv64361_ops, s,
> > > + TYPE_MV64361, 0x10000);
> > > + for (i = 0; i < 2; i++) {
> > > + char *name = g_strdup_printf("pcihost%d", i);
> > > + object_initialize_child(OBJECT(dev), name, &s->pci[i],
> > > + TYPE_MV64361_PCI);
> > > + g_free(name);
> >
> > You can avoid some of these awkward free()s using a g_autofree
> > annotation.
>
> This one is pretty simple but for others it might help a little. I need to
> find out how to use g_autofree...
>
> Regards,
> BALATON Zoltan
>
--
David Gibson | I'll have my music baroque, and my code
david AT gibson.dropbear.id.au | minimalist, thank you. NOT _the_ _other_
| _way_ _around_!
http://www.ozlabs.org/~dgibson
[-- Attachment #2: signature.asc --]
[-- Type: application/pgp-signature, Size: 833 bytes --]
next prev parent reply other threads:[~2021-03-24 1:58 UTC|newest]
Thread overview: 24+ messages / expand[flat|nested] mbox.gz Atom feed top
2021-03-17 1:17 [PATCH v10 0/7] Pegasos2 emulation BALATON Zoltan
2021-03-17 1:17 ` [PATCH v10 3/7] vt82c686: Introduce abstract TYPE_VIA_ISA and base vt82c686b_isa on it BALATON Zoltan
2021-03-17 18:23 ` Philippe Mathieu-Daudé
2021-03-17 19:24 ` BALATON Zoltan
2021-03-17 1:17 ` [PATCH v10 4/7] vt82c686: Add emulation of VT8231 south bridge BALATON Zoltan
2021-03-17 1:17 ` [PATCH v10 5/7] hw/isa/Kconfig: Add missing dependency VIA VT82C686 -> APM BALATON Zoltan
2021-03-17 1:17 ` [PATCH v10 2/7] vt82c686: Add VT8231_SUPERIO based on VIA_SUPERIO BALATON Zoltan
2021-03-17 1:17 ` [PATCH v10 6/7] hw/pci-host: Add emulation of Marvell MV64361 PPC system controller BALATON Zoltan
2021-03-23 0:40 ` David Gibson
2021-03-23 13:31 ` BALATON Zoltan
2021-03-24 1:48 ` David Gibson [this message]
2021-03-24 11:11 ` BALATON Zoltan
2021-03-25 1:56 ` David Gibson
2021-03-17 1:17 ` [PATCH v10 1/7] vt82c686: QOM-ify superio related functionality BALATON Zoltan
2021-03-17 1:17 ` [PATCH v10 7/7] hw/ppc: Add emulation of Genesi/bPlan Pegasos II BALATON Zoltan
2021-03-23 0:55 ` David Gibson
2021-03-23 13:01 ` BALATON Zoltan
2021-03-24 1:45 ` David Gibson
2021-03-24 11:21 ` BALATON Zoltan
2021-03-25 2:00 ` David Gibson
2021-03-23 0:42 ` [PATCH v10 0/7] Pegasos2 emulation David Gibson
2021-03-23 12:57 ` BALATON Zoltan
2021-03-25 1:54 ` David Gibson
2021-03-25 14:04 ` BALATON Zoltan
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=YFqah3YX0rbZFkEO@yekko.fritz.box \
--to=david@gibson.dropbear.id.au \
--cc=balaton@eik.bme.hu \
--cc=f4bug@amsat.org \
--cc=pbonzini@redhat.com \
--cc=peter.maydell@linaro.org \
--cc=qemu-devel@nongnu.org \
--cc=qemu-ppc@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).