From: David Gibson <david@gibson.dropbear.id.au>
To: Fabiano Rosas <farosas@linux.ibm.com>
Cc: danielhb413@gmail.com, qemu-ppc@nongnu.org,
qemu-devel@nongnu.org, clg@kaod.org
Subject: Re: [PATCH 27/27] target/ppc: Move common SPR functions out of cpu_init
Date: Wed, 16 Feb 2022 14:05:54 +1100 [thread overview]
Message-ID: <YgxqEtb++wdOmMYz@yekko> (raw)
In-Reply-To: <20220215214148.1848266-28-farosas@linux.ibm.com>
[-- Attachment #1: Type: text/plain, Size: 35170 bytes --]
On Tue, Feb 15, 2022 at 06:41:48PM -0300, Fabiano Rosas wrote:
> Let's leave cpu_init with just generic CPU initialization and
> QOM-related functions.
>
> The rest of the SPR registration functions will be moved in the
> following patches along with the code that uses them. These are only
> the commonly used ones.
>
> Signed-off-by: Fabiano Rosas <farosas@linux.ibm.com>
Reviewed-by: David Gibson <david@gibson.dropbear.id.au>
> ---
> target/ppc/cpu_init.c | 400 --------------------------------------
> target/ppc/helper_regs.c | 402 +++++++++++++++++++++++++++++++++++++++
> target/ppc/spr_tcg.h | 1 +
> 3 files changed, 403 insertions(+), 400 deletions(-)
>
> diff --git a/target/ppc/cpu_init.c b/target/ppc/cpu_init.c
> index 34306e2360..6278729883 100644
> --- a/target/ppc/cpu_init.c
> +++ b/target/ppc/cpu_init.c
> @@ -57,367 +57,6 @@ static inline void vscr_init(CPUPPCState *env, uint32_t val)
> ppc_store_vscr(env, val);
> }
>
> -/**
> - * _spr_register
> - *
> - * Register an SPR with all the callbacks required for tcg,
> - * and the ID number for KVM.
> - *
> - * The reason for the conditional compilation is that the tcg functions
> - * may be compiled out, and the system kvm header may not be available
> - * for supplying the ID numbers. This is ugly, but the best we can do.
> - */
> -void _spr_register(CPUPPCState *env, int num, const char *name,
> - USR_ARG(spr_callback *uea_read)
> - USR_ARG(spr_callback *uea_write)
> - SYS_ARG(spr_callback *oea_read)
> - SYS_ARG(spr_callback *oea_write)
> - SYS_ARG(spr_callback *hea_read)
> - SYS_ARG(spr_callback *hea_write)
> - KVM_ARG(uint64_t one_reg_id)
> - target_ulong initial_value)
> -{
> - ppc_spr_t *spr = &env->spr_cb[num];
> -
> - /* No SPR should be registered twice. */
> - assert(spr->name == NULL);
> - assert(name != NULL);
> -
> - spr->name = name;
> - spr->default_value = initial_value;
> - env->spr[num] = initial_value;
> -
> -#ifdef CONFIG_TCG
> - spr->uea_read = uea_read;
> - spr->uea_write = uea_write;
> -# ifndef CONFIG_USER_ONLY
> - spr->oea_read = oea_read;
> - spr->oea_write = oea_write;
> - spr->hea_read = hea_read;
> - spr->hea_write = hea_write;
> -# endif
> -#endif
> -#ifdef CONFIG_KVM
> - spr->one_reg_id = one_reg_id;
> -#endif
> -}
> -
> -/* Generic PowerPC SPRs */
> -static void register_generic_sprs(PowerPCCPU *cpu)
> -{
> - PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
> - CPUPPCState *env = &cpu->env;
> -
> - /* Integer processing */
> - spr_register(env, SPR_XER, "XER",
> - &spr_read_xer, &spr_write_xer,
> - &spr_read_xer, &spr_write_xer,
> - 0x00000000);
> - /* Branch control */
> - spr_register(env, SPR_LR, "LR",
> - &spr_read_lr, &spr_write_lr,
> - &spr_read_lr, &spr_write_lr,
> - 0x00000000);
> - spr_register(env, SPR_CTR, "CTR",
> - &spr_read_ctr, &spr_write_ctr,
> - &spr_read_ctr, &spr_write_ctr,
> - 0x00000000);
> - /* Interrupt processing */
> - spr_register(env, SPR_SRR0, "SRR0",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_generic,
> - 0x00000000);
> - spr_register(env, SPR_SRR1, "SRR1",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_generic,
> - 0x00000000);
> - /* Processor control */
> - spr_register(env, SPR_SPRG0, "SPRG0",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_generic,
> - 0x00000000);
> - spr_register(env, SPR_SPRG1, "SPRG1",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_generic,
> - 0x00000000);
> - spr_register(env, SPR_SPRG2, "SPRG2",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_generic,
> - 0x00000000);
> - spr_register(env, SPR_SPRG3, "SPRG3",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_generic,
> - 0x00000000);
> -
> - spr_register(env, SPR_PVR, "PVR",
> - /* Linux permits userspace to read PVR */
> -#if defined(CONFIG_LINUX_USER)
> - &spr_read_generic,
> -#else
> - SPR_NOACCESS,
> -#endif
> - SPR_NOACCESS,
> - &spr_read_generic, SPR_NOACCESS,
> - pcc->pvr);
> -
> - /* Register SVR if it's defined to anything else than POWERPC_SVR_NONE */
> - if (pcc->svr != POWERPC_SVR_NONE) {
> - if (pcc->svr & POWERPC_SVR_E500) {
> - spr_register(env, SPR_E500_SVR, "SVR",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, SPR_NOACCESS,
> - pcc->svr & ~POWERPC_SVR_E500);
> - } else {
> - spr_register(env, SPR_SVR, "SVR",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, SPR_NOACCESS,
> - pcc->svr);
> - }
> - }
> -
> - /* Time base */
> - spr_register(env, SPR_VTBL, "TBL",
> - &spr_read_tbl, SPR_NOACCESS,
> - &spr_read_tbl, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_TBL, "TBL",
> - &spr_read_tbl, SPR_NOACCESS,
> - &spr_read_tbl, &spr_write_tbl,
> - 0x00000000);
> - spr_register(env, SPR_VTBU, "TBU",
> - &spr_read_tbu, SPR_NOACCESS,
> - &spr_read_tbu, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_TBU, "TBU",
> - &spr_read_tbu, SPR_NOACCESS,
> - &spr_read_tbu, &spr_write_tbu,
> - 0x00000000);
> -}
> -
> -void register_non_embedded_sprs(CPUPPCState *env)
> -{
> - /* Exception processing */
> - spr_register_kvm(env, SPR_DSISR, "DSISR",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_generic,
> - KVM_REG_PPC_DSISR, 0x00000000);
> - spr_register_kvm(env, SPR_DAR, "DAR",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_generic,
> - KVM_REG_PPC_DAR, 0x00000000);
> - /* Timer */
> - spr_register(env, SPR_DECR, "DECR",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_decr, &spr_write_decr,
> - 0x00000000);
> -}
> -
> -/* Storage Description Register 1 */
> -void register_sdr1_sprs(CPUPPCState *env)
> -{
> -#ifndef CONFIG_USER_ONLY
> - if (env->has_hv_mode) {
> - /*
> - * SDR1 is a hypervisor resource on CPUs which have a
> - * hypervisor mode
> - */
> - spr_register_hv(env, SPR_SDR1, "SDR1",
> - SPR_NOACCESS, SPR_NOACCESS,
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_sdr1,
> - 0x00000000);
> - } else {
> - spr_register(env, SPR_SDR1, "SDR1",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_sdr1,
> - 0x00000000);
> - }
> -#endif
> -}
> -
> -/* BATs 0-3 */
> -void register_low_BATs(CPUPPCState *env)
> -{
> -#if !defined(CONFIG_USER_ONLY)
> - spr_register(env, SPR_IBAT0U, "IBAT0U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat, &spr_write_ibatu,
> - 0x00000000);
> - spr_register(env, SPR_IBAT0L, "IBAT0L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat, &spr_write_ibatl,
> - 0x00000000);
> - spr_register(env, SPR_IBAT1U, "IBAT1U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat, &spr_write_ibatu,
> - 0x00000000);
> - spr_register(env, SPR_IBAT1L, "IBAT1L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat, &spr_write_ibatl,
> - 0x00000000);
> - spr_register(env, SPR_IBAT2U, "IBAT2U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat, &spr_write_ibatu,
> - 0x00000000);
> - spr_register(env, SPR_IBAT2L, "IBAT2L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat, &spr_write_ibatl,
> - 0x00000000);
> - spr_register(env, SPR_IBAT3U, "IBAT3U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat, &spr_write_ibatu,
> - 0x00000000);
> - spr_register(env, SPR_IBAT3L, "IBAT3L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat, &spr_write_ibatl,
> - 0x00000000);
> - spr_register(env, SPR_DBAT0U, "DBAT0U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat, &spr_write_dbatu,
> - 0x00000000);
> - spr_register(env, SPR_DBAT0L, "DBAT0L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat, &spr_write_dbatl,
> - 0x00000000);
> - spr_register(env, SPR_DBAT1U, "DBAT1U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat, &spr_write_dbatu,
> - 0x00000000);
> - spr_register(env, SPR_DBAT1L, "DBAT1L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat, &spr_write_dbatl,
> - 0x00000000);
> - spr_register(env, SPR_DBAT2U, "DBAT2U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat, &spr_write_dbatu,
> - 0x00000000);
> - spr_register(env, SPR_DBAT2L, "DBAT2L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat, &spr_write_dbatl,
> - 0x00000000);
> - spr_register(env, SPR_DBAT3U, "DBAT3U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat, &spr_write_dbatu,
> - 0x00000000);
> - spr_register(env, SPR_DBAT3L, "DBAT3L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat, &spr_write_dbatl,
> - 0x00000000);
> - env->nb_BATs += 4;
> -#endif
> -}
> -
> -/* BATs 4-7 */
> -void register_high_BATs(CPUPPCState *env)
> -{
> -#if !defined(CONFIG_USER_ONLY)
> - spr_register(env, SPR_IBAT4U, "IBAT4U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat_h, &spr_write_ibatu_h,
> - 0x00000000);
> - spr_register(env, SPR_IBAT4L, "IBAT4L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat_h, &spr_write_ibatl_h,
> - 0x00000000);
> - spr_register(env, SPR_IBAT5U, "IBAT5U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat_h, &spr_write_ibatu_h,
> - 0x00000000);
> - spr_register(env, SPR_IBAT5L, "IBAT5L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat_h, &spr_write_ibatl_h,
> - 0x00000000);
> - spr_register(env, SPR_IBAT6U, "IBAT6U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat_h, &spr_write_ibatu_h,
> - 0x00000000);
> - spr_register(env, SPR_IBAT6L, "IBAT6L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat_h, &spr_write_ibatl_h,
> - 0x00000000);
> - spr_register(env, SPR_IBAT7U, "IBAT7U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat_h, &spr_write_ibatu_h,
> - 0x00000000);
> - spr_register(env, SPR_IBAT7L, "IBAT7L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_ibat_h, &spr_write_ibatl_h,
> - 0x00000000);
> - spr_register(env, SPR_DBAT4U, "DBAT4U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat_h, &spr_write_dbatu_h,
> - 0x00000000);
> - spr_register(env, SPR_DBAT4L, "DBAT4L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat_h, &spr_write_dbatl_h,
> - 0x00000000);
> - spr_register(env, SPR_DBAT5U, "DBAT5U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat_h, &spr_write_dbatu_h,
> - 0x00000000);
> - spr_register(env, SPR_DBAT5L, "DBAT5L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat_h, &spr_write_dbatl_h,
> - 0x00000000);
> - spr_register(env, SPR_DBAT6U, "DBAT6U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat_h, &spr_write_dbatu_h,
> - 0x00000000);
> - spr_register(env, SPR_DBAT6L, "DBAT6L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat_h, &spr_write_dbatl_h,
> - 0x00000000);
> - spr_register(env, SPR_DBAT7U, "DBAT7U",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat_h, &spr_write_dbatu_h,
> - 0x00000000);
> - spr_register(env, SPR_DBAT7L, "DBAT7L",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_dbat_h, &spr_write_dbatl_h,
> - 0x00000000);
> - env->nb_BATs += 4;
> -#endif
> -}
> -
> -/* Softare table search registers */
> -void register_soft_tlb_sprs(CPUPPCState *env, int nb_tlbs, int nb_ways)
> -{
> -#if !defined(CONFIG_USER_ONLY)
> - env->nb_tlb = nb_tlbs;
> - env->nb_ways = nb_ways;
> - env->id_tlbs = 1;
> - env->tlb_type = TLB_6XX;
> - spr_register(env, SPR_DMISS, "DMISS",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_DCMP, "DCMP",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_HASH1, "HASH1",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_HASH2, "HASH2",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_IMISS, "IMISS",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_ICMP, "ICMP",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_RPA, "RPA",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_generic, &spr_write_generic,
> - 0x00000000);
> -#endif
> -}
> -
> static void register_755_sprs(CPUPPCState *env)
> {
> /* SGPRs */
> @@ -620,25 +259,6 @@ static void register_iamr_sprs(CPUPPCState *env)
> }
> #endif /* TARGET_PPC64 */
>
> -void register_thrm_sprs(CPUPPCState *env)
> -{
> - /* Thermal management */
> - spr_register(env, SPR_THRM1, "THRM1",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_thrm, &spr_write_generic,
> - 0x00000000);
> -
> - spr_register(env, SPR_THRM2, "THRM2",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_thrm, &spr_write_generic,
> - 0x00000000);
> -
> - spr_register(env, SPR_THRM3, "THRM3",
> - SPR_NOACCESS, SPR_NOACCESS,
> - &spr_read_thrm, &spr_write_generic,
> - 0x00000000);
> -}
> -
> /* SPR specific to PowerPC 604 implementation */
> static void register_604_sprs(CPUPPCState *env)
> {
> @@ -1025,26 +645,6 @@ static void register_l3_ctrl(CPUPPCState *env)
> 0x00000000);
> }
>
> -void register_usprgh_sprs(CPUPPCState *env)
> -{
> - spr_register(env, SPR_USPRG4, "USPRG4",
> - &spr_read_ureg, SPR_NOACCESS,
> - &spr_read_ureg, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_USPRG5, "USPRG5",
> - &spr_read_ureg, SPR_NOACCESS,
> - &spr_read_ureg, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_USPRG6, "USPRG6",
> - &spr_read_ureg, SPR_NOACCESS,
> - &spr_read_ureg, SPR_NOACCESS,
> - 0x00000000);
> - spr_register(env, SPR_USPRG7, "USPRG7",
> - &spr_read_ureg, SPR_NOACCESS,
> - &spr_read_ureg, SPR_NOACCESS,
> - 0x00000000);
> -}
> -
> /* PowerPC BookE SPR */
> static void register_BookE_sprs(CPUPPCState *env, uint64_t ivor_mask)
> {
> diff --git a/target/ppc/helper_regs.c b/target/ppc/helper_regs.c
> index 38fcb5fe50..2df86cc76f 100644
> --- a/target/ppc/helper_regs.c
> +++ b/target/ppc/helper_regs.c
> @@ -24,6 +24,8 @@
> #include "sysemu/kvm.h"
> #include "helper_regs.h"
> #include "power8-pmu.h"
> +#include "cpu-models.h"
> +#include "spr_tcg.h"
>
> /* Swap temporary saved registers with GPRs */
> void hreg_swap_gpr_tgpr(CPUPPCState *env)
> @@ -302,3 +304,403 @@ void check_tlb_flush(CPUPPCState *env, bool global)
> }
> }
> #endif
> +
> +/**
> + * _spr_register
> + *
> + * Register an SPR with all the callbacks required for tcg,
> + * and the ID number for KVM.
> + *
> + * The reason for the conditional compilation is that the tcg functions
> + * may be compiled out, and the system kvm header may not be available
> + * for supplying the ID numbers. This is ugly, but the best we can do.
> + */
> +void _spr_register(CPUPPCState *env, int num, const char *name,
> + USR_ARG(spr_callback *uea_read)
> + USR_ARG(spr_callback *uea_write)
> + SYS_ARG(spr_callback *oea_read)
> + SYS_ARG(spr_callback *oea_write)
> + SYS_ARG(spr_callback *hea_read)
> + SYS_ARG(spr_callback *hea_write)
> + KVM_ARG(uint64_t one_reg_id)
> + target_ulong initial_value)
> +{
> + ppc_spr_t *spr = &env->spr_cb[num];
> +
> + /* No SPR should be registered twice. */
> + assert(spr->name == NULL);
> + assert(name != NULL);
> +
> + spr->name = name;
> + spr->default_value = initial_value;
> + env->spr[num] = initial_value;
> +
> +#ifdef CONFIG_TCG
> + spr->uea_read = uea_read;
> + spr->uea_write = uea_write;
> +# ifndef CONFIG_USER_ONLY
> + spr->oea_read = oea_read;
> + spr->oea_write = oea_write;
> + spr->hea_read = hea_read;
> + spr->hea_write = hea_write;
> +# endif
> +#endif
> +#ifdef CONFIG_KVM
> + spr->one_reg_id = one_reg_id;
> +#endif
> +}
> +
> +/* Generic PowerPC SPRs */
> +void register_generic_sprs(PowerPCCPU *cpu)
> +{
> + PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
> + CPUPPCState *env = &cpu->env;
> +
> + /* Integer processing */
> + spr_register(env, SPR_XER, "XER",
> + &spr_read_xer, &spr_write_xer,
> + &spr_read_xer, &spr_write_xer,
> + 0x00000000);
> + /* Branch control */
> + spr_register(env, SPR_LR, "LR",
> + &spr_read_lr, &spr_write_lr,
> + &spr_read_lr, &spr_write_lr,
> + 0x00000000);
> + spr_register(env, SPR_CTR, "CTR",
> + &spr_read_ctr, &spr_write_ctr,
> + &spr_read_ctr, &spr_write_ctr,
> + 0x00000000);
> + /* Interrupt processing */
> + spr_register(env, SPR_SRR0, "SRR0",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_generic,
> + 0x00000000);
> + spr_register(env, SPR_SRR1, "SRR1",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_generic,
> + 0x00000000);
> + /* Processor control */
> + spr_register(env, SPR_SPRG0, "SPRG0",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_generic,
> + 0x00000000);
> + spr_register(env, SPR_SPRG1, "SPRG1",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_generic,
> + 0x00000000);
> + spr_register(env, SPR_SPRG2, "SPRG2",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_generic,
> + 0x00000000);
> + spr_register(env, SPR_SPRG3, "SPRG3",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_generic,
> + 0x00000000);
> +
> + spr_register(env, SPR_PVR, "PVR",
> + /* Linux permits userspace to read PVR */
> +#if defined(CONFIG_LINUX_USER)
> + &spr_read_generic,
> +#else
> + SPR_NOACCESS,
> +#endif
> + SPR_NOACCESS,
> + &spr_read_generic, SPR_NOACCESS,
> + pcc->pvr);
> +
> + /* Register SVR if it's defined to anything else than POWERPC_SVR_NONE */
> + if (pcc->svr != POWERPC_SVR_NONE) {
> + if (pcc->svr & POWERPC_SVR_E500) {
> + spr_register(env, SPR_E500_SVR, "SVR",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, SPR_NOACCESS,
> + pcc->svr & ~POWERPC_SVR_E500);
> + } else {
> + spr_register(env, SPR_SVR, "SVR",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, SPR_NOACCESS,
> + pcc->svr);
> + }
> + }
> +
> + /* Time base */
> + spr_register(env, SPR_VTBL, "TBL",
> + &spr_read_tbl, SPR_NOACCESS,
> + &spr_read_tbl, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_TBL, "TBL",
> + &spr_read_tbl, SPR_NOACCESS,
> + &spr_read_tbl, &spr_write_tbl,
> + 0x00000000);
> + spr_register(env, SPR_VTBU, "TBU",
> + &spr_read_tbu, SPR_NOACCESS,
> + &spr_read_tbu, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_TBU, "TBU",
> + &spr_read_tbu, SPR_NOACCESS,
> + &spr_read_tbu, &spr_write_tbu,
> + 0x00000000);
> +}
> +
> +void register_non_embedded_sprs(CPUPPCState *env)
> +{
> + /* Exception processing */
> + spr_register_kvm(env, SPR_DSISR, "DSISR",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_generic,
> + KVM_REG_PPC_DSISR, 0x00000000);
> + spr_register_kvm(env, SPR_DAR, "DAR",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_generic,
> + KVM_REG_PPC_DAR, 0x00000000);
> + /* Timer */
> + spr_register(env, SPR_DECR, "DECR",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_decr, &spr_write_decr,
> + 0x00000000);
> +}
> +
> +/* Storage Description Register 1 */
> +void register_sdr1_sprs(CPUPPCState *env)
> +{
> +#ifndef CONFIG_USER_ONLY
> + if (env->has_hv_mode) {
> + /*
> + * SDR1 is a hypervisor resource on CPUs which have a
> + * hypervisor mode
> + */
> + spr_register_hv(env, SPR_SDR1, "SDR1",
> + SPR_NOACCESS, SPR_NOACCESS,
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_sdr1,
> + 0x00000000);
> + } else {
> + spr_register(env, SPR_SDR1, "SDR1",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_sdr1,
> + 0x00000000);
> + }
> +#endif
> +}
> +
> +/* BATs 0-3 */
> +void register_low_BATs(CPUPPCState *env)
> +{
> +#if !defined(CONFIG_USER_ONLY)
> + spr_register(env, SPR_IBAT0U, "IBAT0U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat, &spr_write_ibatu,
> + 0x00000000);
> + spr_register(env, SPR_IBAT0L, "IBAT0L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat, &spr_write_ibatl,
> + 0x00000000);
> + spr_register(env, SPR_IBAT1U, "IBAT1U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat, &spr_write_ibatu,
> + 0x00000000);
> + spr_register(env, SPR_IBAT1L, "IBAT1L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat, &spr_write_ibatl,
> + 0x00000000);
> + spr_register(env, SPR_IBAT2U, "IBAT2U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat, &spr_write_ibatu,
> + 0x00000000);
> + spr_register(env, SPR_IBAT2L, "IBAT2L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat, &spr_write_ibatl,
> + 0x00000000);
> + spr_register(env, SPR_IBAT3U, "IBAT3U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat, &spr_write_ibatu,
> + 0x00000000);
> + spr_register(env, SPR_IBAT3L, "IBAT3L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat, &spr_write_ibatl,
> + 0x00000000);
> + spr_register(env, SPR_DBAT0U, "DBAT0U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat, &spr_write_dbatu,
> + 0x00000000);
> + spr_register(env, SPR_DBAT0L, "DBAT0L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat, &spr_write_dbatl,
> + 0x00000000);
> + spr_register(env, SPR_DBAT1U, "DBAT1U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat, &spr_write_dbatu,
> + 0x00000000);
> + spr_register(env, SPR_DBAT1L, "DBAT1L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat, &spr_write_dbatl,
> + 0x00000000);
> + spr_register(env, SPR_DBAT2U, "DBAT2U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat, &spr_write_dbatu,
> + 0x00000000);
> + spr_register(env, SPR_DBAT2L, "DBAT2L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat, &spr_write_dbatl,
> + 0x00000000);
> + spr_register(env, SPR_DBAT3U, "DBAT3U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat, &spr_write_dbatu,
> + 0x00000000);
> + spr_register(env, SPR_DBAT3L, "DBAT3L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat, &spr_write_dbatl,
> + 0x00000000);
> + env->nb_BATs += 4;
> +#endif
> +}
> +
> +/* BATs 4-7 */
> +void register_high_BATs(CPUPPCState *env)
> +{
> +#if !defined(CONFIG_USER_ONLY)
> + spr_register(env, SPR_IBAT4U, "IBAT4U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat_h, &spr_write_ibatu_h,
> + 0x00000000);
> + spr_register(env, SPR_IBAT4L, "IBAT4L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat_h, &spr_write_ibatl_h,
> + 0x00000000);
> + spr_register(env, SPR_IBAT5U, "IBAT5U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat_h, &spr_write_ibatu_h,
> + 0x00000000);
> + spr_register(env, SPR_IBAT5L, "IBAT5L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat_h, &spr_write_ibatl_h,
> + 0x00000000);
> + spr_register(env, SPR_IBAT6U, "IBAT6U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat_h, &spr_write_ibatu_h,
> + 0x00000000);
> + spr_register(env, SPR_IBAT6L, "IBAT6L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat_h, &spr_write_ibatl_h,
> + 0x00000000);
> + spr_register(env, SPR_IBAT7U, "IBAT7U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat_h, &spr_write_ibatu_h,
> + 0x00000000);
> + spr_register(env, SPR_IBAT7L, "IBAT7L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_ibat_h, &spr_write_ibatl_h,
> + 0x00000000);
> + spr_register(env, SPR_DBAT4U, "DBAT4U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat_h, &spr_write_dbatu_h,
> + 0x00000000);
> + spr_register(env, SPR_DBAT4L, "DBAT4L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat_h, &spr_write_dbatl_h,
> + 0x00000000);
> + spr_register(env, SPR_DBAT5U, "DBAT5U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat_h, &spr_write_dbatu_h,
> + 0x00000000);
> + spr_register(env, SPR_DBAT5L, "DBAT5L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat_h, &spr_write_dbatl_h,
> + 0x00000000);
> + spr_register(env, SPR_DBAT6U, "DBAT6U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat_h, &spr_write_dbatu_h,
> + 0x00000000);
> + spr_register(env, SPR_DBAT6L, "DBAT6L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat_h, &spr_write_dbatl_h,
> + 0x00000000);
> + spr_register(env, SPR_DBAT7U, "DBAT7U",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat_h, &spr_write_dbatu_h,
> + 0x00000000);
> + spr_register(env, SPR_DBAT7L, "DBAT7L",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_dbat_h, &spr_write_dbatl_h,
> + 0x00000000);
> + env->nb_BATs += 4;
> +#endif
> +}
> +
> +/* Softare table search registers */
> +void register_soft_tlb_sprs(CPUPPCState *env, int nb_tlbs, int nb_ways)
> +{
> +#if !defined(CONFIG_USER_ONLY)
> + env->nb_tlb = nb_tlbs;
> + env->nb_ways = nb_ways;
> + env->id_tlbs = 1;
> + env->tlb_type = TLB_6XX;
> + spr_register(env, SPR_DMISS, "DMISS",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_DCMP, "DCMP",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_HASH1, "HASH1",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_HASH2, "HASH2",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_IMISS, "IMISS",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_ICMP, "ICMP",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_RPA, "RPA",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_generic, &spr_write_generic,
> + 0x00000000);
> +#endif
> +}
> +
> +void register_thrm_sprs(CPUPPCState *env)
> +{
> + /* Thermal management */
> + spr_register(env, SPR_THRM1, "THRM1",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_thrm, &spr_write_generic,
> + 0x00000000);
> +
> + spr_register(env, SPR_THRM2, "THRM2",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_thrm, &spr_write_generic,
> + 0x00000000);
> +
> + spr_register(env, SPR_THRM3, "THRM3",
> + SPR_NOACCESS, SPR_NOACCESS,
> + &spr_read_thrm, &spr_write_generic,
> + 0x00000000);
> +}
> +
> +void register_usprgh_sprs(CPUPPCState *env)
> +{
> + spr_register(env, SPR_USPRG4, "USPRG4",
> + &spr_read_ureg, SPR_NOACCESS,
> + &spr_read_ureg, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_USPRG5, "USPRG5",
> + &spr_read_ureg, SPR_NOACCESS,
> + &spr_read_ureg, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_USPRG6, "USPRG6",
> + &spr_read_ureg, SPR_NOACCESS,
> + &spr_read_ureg, SPR_NOACCESS,
> + 0x00000000);
> + spr_register(env, SPR_USPRG7, "USPRG7",
> + &spr_read_ureg, SPR_NOACCESS,
> + &spr_read_ureg, SPR_NOACCESS,
> + 0x00000000);
> +}
> diff --git a/target/ppc/spr_tcg.h b/target/ppc/spr_tcg.h
> index 786cdca80d..b6bd305bd7 100644
> --- a/target/ppc/spr_tcg.h
> +++ b/target/ppc/spr_tcg.h
> @@ -204,5 +204,6 @@ void register_thrm_sprs(CPUPPCState *env);
> void register_usprgh_sprs(CPUPPCState *env);
> void register_non_embedded_sprs(CPUPPCState *env);
> void register_soft_tlb_sprs(CPUPPCState *env, int nb_tlbs, int nb_ways);
> +void register_generic_sprs(PowerPCCPU *cpu);
>
> #endif
--
David Gibson | I'll have my music baroque, and my code
david AT gibson.dropbear.id.au | minimalist, thank you. NOT _the_ _other_
| _way_ _around_!
http://www.ozlabs.org/~dgibson
[-- Attachment #2: signature.asc --]
[-- Type: application/pgp-signature, Size: 833 bytes --]
next prev parent reply other threads:[~2022-02-16 5:45 UTC|newest]
Thread overview: 61+ messages / expand[flat|nested] mbox.gz Atom feed top
2022-02-15 21:41 [PATCH 00/27] target/ppc: SPR registration cleanups Fabiano Rosas
2022-02-15 21:41 ` [PATCH 01/27] target/ppc: cpu_init: Remove not implemented comments Fabiano Rosas
2022-02-16 2:05 ` David Gibson
2022-02-15 21:41 ` [PATCH 02/27] target/ppc: cpu_init: Remove G2LE init code Fabiano Rosas
2022-02-16 2:07 ` David Gibson
2022-02-15 21:41 ` [PATCH 03/27] target/ppc: cpu_init: Group registration of generic SPRs Fabiano Rosas
2022-02-16 2:10 ` David Gibson
2022-02-15 21:41 ` [PATCH 04/27] target/ppc: cpu_init: Move Timebase registration into the common function Fabiano Rosas
2022-02-16 2:11 ` David Gibson
2022-02-15 21:41 ` [PATCH 05/27] target/ppc: cpu_init: Avoid nested SPR register functions Fabiano Rosas
2022-02-16 2:12 ` David Gibson
2022-02-15 21:41 ` [PATCH 06/27] target/ppc: cpu_init: Move 405 SPRs into register_405_sprs Fabiano Rosas
2022-02-16 2:13 ` David Gibson
2022-02-15 21:41 ` [PATCH 07/27] target/ppc: cpu_init: Move G2 SPRs into register_G2_sprs Fabiano Rosas
2022-02-16 2:14 ` David Gibson
2022-02-15 21:41 ` [PATCH 08/27] target/ppc: cpu_init: Decouple G2 SPR registration from 755 Fabiano Rosas
2022-02-16 2:15 ` David Gibson
2022-02-15 21:41 ` [PATCH 09/27] target/ppc: cpu_init: Decouple 74xx SPR registration from 7xx Fabiano Rosas
2022-02-16 2:16 ` David Gibson
2022-02-15 21:41 ` [PATCH 10/27] target/ppc: cpu_init: Deduplicate 440 SPR registration Fabiano Rosas
2022-02-16 2:18 ` David Gibson
2022-02-15 21:41 ` [PATCH 11/27] target/ppc: cpu_init: Deduplicate 603 " Fabiano Rosas
2022-02-16 2:19 ` David Gibson
2022-02-15 21:41 ` [PATCH 12/27] target/ppc: cpu_init: Deduplicate 604 " Fabiano Rosas
2022-02-16 2:19 ` David Gibson
2022-02-15 21:41 ` [PATCH 13/27] target/ppc: cpu_init: Deduplicate 7xx " Fabiano Rosas
2022-02-16 2:23 ` David Gibson
2022-02-15 21:41 ` [PATCH 14/27] target/ppc: cpu_init: Deduplicate 755 " Fabiano Rosas
2022-02-16 2:23 ` David Gibson
2022-02-15 21:41 ` [PATCH 15/27] target/ppc: cpu_init: Move 755 L2 cache SPRs into a function Fabiano Rosas
2022-02-16 2:24 ` David Gibson
2022-02-16 2:52 ` David Gibson
2022-02-15 21:41 ` [PATCH 16/27] target/ppc: cpu_init: Move e300 SPR registration " Fabiano Rosas
2022-02-16 2:26 ` David Gibson
2022-02-15 21:41 ` [PATCH 17/27] target/ppc: cpu_init: Move 604e " Fabiano Rosas
2022-02-16 2:50 ` David Gibson
2022-02-15 21:41 ` [PATCH 18/27] target/ppc: cpu_init: Reuse init_proc_603 for the e300 Fabiano Rosas
2022-02-16 2:27 ` David Gibson
2022-02-15 21:41 ` [PATCH 19/27] target/ppc: cpu_init: Reuse init_proc_604 for the 604e Fabiano Rosas
2022-02-16 2:50 ` David Gibson
2022-02-15 21:41 ` [PATCH 20/27] target/ppc: cpu_init: Reuse init_proc_745 for the 755 Fabiano Rosas
2022-02-16 2:54 ` David Gibson
2022-02-15 21:41 ` [PATCH 21/27] target/ppc: cpu_init: Rename software TLB function Fabiano Rosas
2022-02-16 2:56 ` David Gibson
2022-02-15 21:41 ` [PATCH 22/27] target/ppc: cpu_init: Rename register_ne_601_sprs Fabiano Rosas
2022-02-16 2:59 ` David Gibson
2022-02-16 13:19 ` Fabiano Rosas
2022-02-16 23:41 ` David Gibson
2022-02-15 21:41 ` [PATCH 23/27] target/ppc: cpu_init: Remove register_usprg3_sprs Fabiano Rosas
2022-02-16 2:59 ` David Gibson
2022-02-15 21:41 ` [PATCH 24/27] target/ppc: cpu_init: Expose some SPR registration helpers Fabiano Rosas
2022-02-16 3:00 ` David Gibson
2022-02-15 21:41 ` [PATCH 25/27] target/ppc: cpu_init: Move SPR registration macros to a header Fabiano Rosas
2022-02-16 3:01 ` David Gibson
2022-02-15 21:41 ` [PATCH 26/27] target/ppc: cpu_init: Move check_pow and QOM " Fabiano Rosas
2022-02-16 3:04 ` David Gibson
2022-02-16 13:06 ` Fabiano Rosas
2022-02-16 23:32 ` David Gibson
2022-02-15 21:41 ` [PATCH 27/27] target/ppc: Move common SPR functions out of cpu_init Fabiano Rosas
2022-02-16 3:05 ` David Gibson [this message]
2022-02-16 3:06 ` [PATCH 00/27] target/ppc: SPR registration cleanups David Gibson
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=YgxqEtb++wdOmMYz@yekko \
--to=david@gibson.dropbear.id.au \
--cc=clg@kaod.org \
--cc=danielhb413@gmail.com \
--cc=farosas@linux.ibm.com \
--cc=qemu-devel@nongnu.org \
--cc=qemu-ppc@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).