From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from lists.gnu.org (lists.gnu.org [209.51.188.17]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id C3C2CC02194 for ; Thu, 6 Feb 2025 18:30:07 +0000 (UTC) Received: from localhost ([::1] helo=lists1p.gnu.org) by lists.gnu.org with esmtp (Exim 4.90_1) (envelope-from ) id 1tg6dU-00045x-Vk; Thu, 06 Feb 2025 13:30:01 -0500 Received: from eggs.gnu.org ([2001:470:142:3::10]) by lists.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1tg6dC-0003pr-Dr for qemu-devel@nongnu.org; Thu, 06 Feb 2025 13:29:44 -0500 Received: from us-smtp-delivery-124.mimecast.com ([170.10.133.124]) by eggs.gnu.org with esmtps (TLS1.2:ECDHE_RSA_AES_256_GCM_SHA384:256) (Exim 4.90_1) (envelope-from ) id 1tg6dA-0001oo-9q for qemu-devel@nongnu.org; Thu, 06 Feb 2025 13:29:42 -0500 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=redhat.com; s=mimecast20190719; t=1738866579; h=from:from:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=KI2DOOaV3dbeEITFxz4B1KXfKreqQWBTvBq5BN6IjXQ=; b=FvIN4WQHRfUxjWnUkOrH+AdUxaL1fK1LLJuNB6hJjkDpIQrFk2h2wHr4Xvp3zdl5qL7Z5j DJC5vK0TQlYaSiogcbk94j4LehIQ3x9sTBTMsoJfW6MiRMl9gQ4Xjvz6XtBnsEmOaJnktp 9Xv8x64fopDX7LHBejW6NzJXQo5TQAg= Received: from mx-prod-mc-03.mail-002.prod.us-west-2.aws.redhat.com (ec2-54-186-198-63.us-west-2.compute.amazonaws.com [54.186.198.63]) by relay.mimecast.com with ESMTP with STARTTLS (version=TLSv1.3, cipher=TLS_AES_256_GCM_SHA384) id us-mta-404-Xiw8yKdDO9idB-ydvzM4qg-1; Thu, 06 Feb 2025 13:29:37 -0500 X-MC-Unique: Xiw8yKdDO9idB-ydvzM4qg-1 X-Mimecast-MFC-AGG-ID: Xiw8yKdDO9idB-ydvzM4qg Received: from mx-prod-int-06.mail-002.prod.us-west-2.aws.redhat.com (mx-prod-int-06.mail-002.prod.us-west-2.aws.redhat.com [10.30.177.93]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature RSA-PSS (2048 bits) server-digest SHA256) (No client certificate requested) by mx-prod-mc-03.mail-002.prod.us-west-2.aws.redhat.com (Postfix) with ESMTPS id 480E7195605B; Thu, 6 Feb 2025 18:29:35 +0000 (UTC) Received: from redhat.com (unknown [10.42.28.33]) by mx-prod-int-06.mail-002.prod.us-west-2.aws.redhat.com (Postfix) with ESMTPS id 7E0731800570; Thu, 6 Feb 2025 18:29:30 +0000 (UTC) Date: Thu, 6 Feb 2025 18:29:26 +0000 From: Daniel =?utf-8?B?UC4gQmVycmFuZ8Op?= To: Philippe =?utf-8?Q?Mathieu-Daud=C3=A9?= Cc: Michal Simek , qemu-devel@nongnu.org, qemu-arm@nongnu.org, Anton Johansson , Jason Wang , Paolo Bonzini , Alistair Francis , Thomas Huth , Richard Henderson , Peter Maydell , Markus Armbruster , Alex =?utf-8?Q?Benn=C3=A9e?= , "Edgar E. Iglesias" Subject: Re: [PATCH v5 11/16] hw/microblaze: Support various endianness for s3adsp1800 machines Message-ID: References: <20250206131052.30207-1-philmd@linaro.org> <20250206131052.30207-12-philmd@linaro.org> <4624f149-76d0-4da5-8f13-8c015043c335@linaro.org> <3156dc3b-9553-4b5f-a934-f29ee0601887@linaro.org> <63f1130e-a30d-4416-ae74-374f1fd94dbe@linaro.org> MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline Content-Transfer-Encoding: 8bit In-Reply-To: User-Agent: Mutt/2.2.13 (2024-03-09) X-Scanned-By: MIMEDefang 3.4.1 on 10.30.177.93 Received-SPF: pass client-ip=170.10.133.124; envelope-from=berrange@redhat.com; helo=us-smtp-delivery-124.mimecast.com X-Spam_score_int: -20 X-Spam_score: -2.1 X-Spam_bar: -- X-Spam_report: (-2.1 / 5.0 requ) BAYES_00=-1.9, DKIMWL_WL_HIGH=-0.001, DKIM_SIGNED=0.1, DKIM_VALID=-0.1, DKIM_VALID_AU=-0.1, DKIM_VALID_EF=-0.1, RCVD_IN_DNSWL_NONE=-0.0001, RCVD_IN_MSPIKE_H2=0.001, RCVD_IN_VALIDITY_RPBL_BLOCKED=0.001, RCVD_IN_VALIDITY_SAFE_BLOCKED=0.001, SPF_HELO_NONE=0.001, SPF_PASS=-0.001 autolearn=ham autolearn_force=no X-Spam_action: no action X-BeenThere: qemu-devel@nongnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Reply-To: Daniel =?utf-8?B?UC4gQmVycmFuZ8Op?= Errors-To: qemu-devel-bounces+qemu-devel=archiver.kernel.org@nongnu.org Sender: qemu-devel-bounces+qemu-devel=archiver.kernel.org@nongnu.org On Thu, Feb 06, 2025 at 07:24:55PM +0100, Philippe Mathieu-Daudé wrote: > +Michal > > On 6/2/25 19:06, Daniel P. Berrangé wrote: > > On Thu, Feb 06, 2025 at 06:49:38PM +0100, Philippe Mathieu-Daudé wrote: > > > On 6/2/25 18:12, Daniel P. Berrangé wrote: > > > > On Thu, Feb 06, 2025 at 04:04:20PM +0100, Philippe Mathieu-Daudé wrote: > > > > > On 6/2/25 15:31, Daniel P. Berrangé wrote: > > > > > > On Thu, Feb 06, 2025 at 02:53:58PM +0100, Philippe Mathieu-Daudé wrote: > > > > > > > Hi Daniel, > > > > > > > > > > > > > > On 6/2/25 14:20, Daniel P. Berrangé wrote: > > > > > > > > On Thu, Feb 06, 2025 at 02:10:47PM +0100, Philippe Mathieu-Daudé wrote: > > > > > > > > > Introduce an abstract machine parent class which defines > > > > > > > > > the 'little_endian' property. Duplicate the current machine, > > > > > > > > > which endian is tied to the binary endianness, to one big > > > > > > > > > endian and a little endian machine; updating the machine > > > > > > > > > description. Keep the current default machine for each binary. > > > > > > > > > > > > > > > > > > 'petalogix-s3adsp1800' machine is aliased as: > > > > > > > > > - 'petalogix-s3adsp1800-be' on big-endian binary, > > > > > > > > > - 'petalogix-s3adsp1800-le' on little-endian one. > > > > > > > > > > > > > > > > Does it makes sense to expose these as different machine types ? > > > > > > > > > > > > > > > > If all the HW is identical in both cases, it feels like the > > > > > > > > endianness could just be a bool property of the machine type, > > > > > > > > rather than a new machine type. > > > > > > > > > > > > > > Our test suites expect "qemu-system-foo -M bar" to work out of > > > > > > > the box, we can not have non-default properties. > > > > > > > > > > > > > > (This is related to the raspberry pi discussion in > > > > > > > https://lore.kernel.org/qemu-devel/20250204002240.97830-1-philmd@linaro.org/). > > > > > > > > > > > > > > My plan is to deprecate 'petalogix-s3adsp1800', so once we > > > > > > > remove it we can merge both qemu-system-microblaze and > > > > > > > qemu-system-microblazeel into a single binary. > > > > > > > > > > > > > > If you don't want to add more machines, what should be the > > > > > > > endianness of the 'petalogix-s3adsp1800' machine in a binary > > > > > > > with no particular endianness? Either we add for explicit > > > > > > > endianness (fixing test suites) or we add one machine for > > > > > > > each endianness; I fail to see other options not too > > > > > > > confusing for our users. > > > > > > > > > > > > We would pick an arbitrary endianness of our choosing > > > > > > I guess. How does this work in physical machines ? Is > > > > > > the choice of endianess a firmware setting, or a choice > > > > > > by the vendor when manufacturing in some way ? > > > > > > > > > > Like MIPS*, SH4* and Xtensa*, it is a jumper on the board > > > > > (wired to a CPU pin which is sampled once at cold reset). > > > > > > > > That makes me thing even more it is just a machine type property. > > > > > > I'm happy with a machine property, this was even my first approach > > > using OnOffAuto until I ran the test-suite and have qom-introspection > > > failing. > > > > > > What should be the default? > > > > > > Per the SH4 datasheet: > > > > > > Bit 31—Endian Flag (ENDIAN): Samples the value of the endian > > > specification external pin (MD5) in a power-on reset by the > > > RESET pin. The endian mode of all spaces is determined by this > > > bit. ENDIAN is a read-only bit. > > > > > > There is no default per the spec, and I believe using one is > > > a mistake. > > > > If it is left as an unspecified choice in the spec, then I would > > presume HW vendors are picking an option based on what they > > expect "most" common usage to be amongst their customers. IOW, > > if we know of typically used guest OS prefer big or little, that > > could influence our choice. > > Please have a look at this thread: > https://lore.kernel.org/qemu-devel/d3346a55-584b-427b-8c87-32f7411a9290@amd.com/ That seems to give a pretty clear choice for qemu defaults "I am not aware about anybody configuring MB to big endian" so in that particular case, defaulting to LE would be most sensible. With regards, Daniel -- |: https://berrange.com -o- https://www.flickr.com/photos/dberrange :| |: https://libvirt.org -o- https://fstop138.berrange.com :| |: https://entangle-photo.org -o- https://www.instagram.com/dberrange :|