qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
From: Deepak Gupta <debug@rivosinc.com>
To: Richard Henderson <richard.henderson@linaro.org>
Cc: qemu-riscv@nongnu.org, qemu-devel@nongnu.org, palmer@dabbelt.com,
	Alistair.Francis@wdc.com, bmeng.cn@gmail.com,
	liwei1518@gmail.com, dbarboza@ventanamicro.com,
	zhiwei_liu@linux.alibaba.com, jim.shu@sifive.com,
	andy.chiu@sifive.com, kito.cheng@sifive.com
Subject: Re: [PATCH v6 12/16] target/riscv: AMO operations always raise store/AMO fault
Date: Wed, 21 Aug 2024 17:58:41 -0700	[thread overview]
Message-ID: <ZsaNQcdSJM9lSVoX@debug.ba.rivosinc.com> (raw)
In-Reply-To: <fbe42e3d-0622-46b4-93eb-ddb13bd4814f@linaro.org>

On Thu, Aug 22, 2024 at 10:43:05AM +1000, Richard Henderson wrote:
>On 8/22/24 07:50, Deepak Gupta wrote:
>>@@ -1779,13 +1780,25 @@ void riscv_cpu_do_interrupt(CPUState *cs)
>>              env->pc += 4;
>>              return;
>>          case RISCV_EXCP_LOAD_GUEST_ACCESS_FAULT:
>>+            if (always_storeamo) {
>>+                cause = RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT;
>>+            }
>>+            goto load_store_fault;
>>          case RISCV_EXCP_STORE_GUEST_AMO_ACCESS_FAULT:
>>          case RISCV_EXCP_LOAD_ADDR_MIS:
>>          case RISCV_EXCP_STORE_AMO_ADDR_MIS:
>>          case RISCV_EXCP_LOAD_ACCESS_FAULT:
>>+            if (always_storeamo) {
>>+                cause = RISCV_EXCP_STORE_AMO_ACCESS_FAULT;
>>+            }
>>+            goto load_store_fault;
>>          case RISCV_EXCP_STORE_AMO_ACCESS_FAULT:
>>          case RISCV_EXCP_LOAD_PAGE_FAULT:
>>          case RISCV_EXCP_STORE_PAGE_FAULT:
>>+            if (always_storeamo) {
>>+                cause = RISCV_EXCP_STORE_PAGE_FAULT;
>>+            }
>>+        load_store_fault:
>
>These case labels need to be re-sorted;

Yeah it looks ugly but I didn't know what's expected. I'll sort cases.

>you're mising load/store when you're intending to check for load alone.  

I didn't get this.

>I expect LOAD_ADDR_MIS  needs adjustment as well?

Hmm atleast for shadow stack, spec says never raise misaligned and raise
access fault. Not sure what's the behavior for Atomic memory operations.

>
>>diff --git a/target/riscv/translate.c b/target/riscv/translate.c
>>index d44103a273..8961dda244 100644
>>--- a/target/riscv/translate.c
>>+++ b/target/riscv/translate.c
>>@@ -121,6 +121,7 @@ typedef struct DisasContext {
>>      bool fcfi_lp_expected;
>>      /* zicfiss extension, if shadow stack was enabled during TB gen */
>>      bool bcfi_enabled;
>>+    target_ulong excp_uw2;
>>  } DisasContext;
>>  static inline bool has_ext(DisasContext *ctx, uint32_t ext)
>>@@ -144,6 +145,9 @@ static inline bool has_ext(DisasContext *ctx, uint32_t ext)
>>  #define get_address_xl(ctx)    ((ctx)->address_xl)
>>  #endif
>>+#define SET_INSTR_ALWAYS_STORE_AMO(ctx) \
>>+    (ctx->excp_uw2 |= RISCV_UW2_ALWAYS_STORE_AMO)
>>+
>>  /* The word size for this machine mode. */
>>  static inline int __attribute__((unused)) get_xlen(DisasContext *ctx)
>>  {
>>@@ -214,6 +218,12 @@ static void decode_save_opc(DisasContext *ctx)
>>      assert(!ctx->insn_start_updated);
>>      ctx->insn_start_updated = true;
>>      tcg_set_insn_start_param(ctx->base.insn_start, 1, ctx->opcode);
>>+
>>+    if (ctx->excp_uw2) {
>>+        tcg_set_insn_start_param(ctx->base.insn_start, 2,
>>+                                 ctx->excp_uw2);
>>+        ctx->excp_uw2 = 0;
>>+    }
>
>I really don't think having data on the side like this...

Ok.

>
>>  }
>>  static void gen_pc_plus_diff(TCGv target, DisasContext *ctx,
>>@@ -1096,6 +1106,7 @@ static bool gen_amo(DisasContext *ctx, arg_atomic *a,
>>          mop |= MO_ALIGN;
>>      }
>>+    SET_INSTR_ALWAYS_STORE_AMO(ctx);
>>      decode_save_opc(ctx);
>
>... or the requirement for ordering of two function calls is a good interface.
>
>I did say perhaps add another helper, but what I expected was
>
>    decode_save_opc_set_amo_store(ctx);
>
>where decode_save_opc and decode_save_opc_set_amo_store call into a common helper.
>But perhaps in the end maybe just decode_save_opc(ctx, uw2) is better.
>
>I expect gen_cmpxchg also needs updating, though I don't have Zacas to hand.

I prefer decode_save_opc(ctx, uw2) but then

$git grep decode_save_opc | wc -l       
38

I can update all these locations but it'll be handful.
>
>
>r~


  reply	other threads:[~2024-08-22  0:59 UTC|newest]

Thread overview: 25+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2024-08-21 21:49 [PATCH v6 00/16] riscv support for control flow integrity extensions Deepak Gupta
2024-08-21 21:49 ` [PATCH v6 01/16] target/riscv: Add zicfilp extension Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 02/16] target/riscv: Introduce elp state and enabling controls for zicfilp Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 03/16] target/riscv: save and restore elp state on priv transitions Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 04/16] target/riscv: additional code information for sw check Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 05/16] target/riscv: tracking indirect branches (fcfi) for zicfilp Deepak Gupta
2024-08-22  0:25   ` Richard Henderson
2024-08-21 21:50 ` [PATCH v6 06/16] target/riscv: zicfilp `lpad` impl and branch tracking Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 07/16] disas/riscv: enable `lpad` disassembly Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 08/16] target/riscv: Add zicfiss extension Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 09/16] target/riscv: introduce ssp and enabling controls for zicfiss Deepak Gupta
2024-08-22  0:27   ` Richard Henderson
2024-08-21 21:50 ` [PATCH v6 10/16] target/riscv: tb flag for shadow stack instructions Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 11/16] target/riscv: mmu changes for zicfiss shadow stack protection Deepak Gupta
2024-08-22  0:30   ` Richard Henderson
2024-08-21 21:50 ` [PATCH v6 12/16] target/riscv: AMO operations always raise store/AMO fault Deepak Gupta
2024-08-22  0:43   ` Richard Henderson
2024-08-22  0:58     ` Deepak Gupta [this message]
2024-08-22  5:13       ` Richard Henderson
2024-08-21 21:50 ` [PATCH v6 13/16] target/riscv: implement zicfiss instructions Deepak Gupta
2024-08-22  0:57   ` Richard Henderson
2024-08-22  1:00     ` Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 14/16] target/riscv: compressed encodings for sspush and sspopchk Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 15/16] disas/riscv: enable disassembly for zicfiss instructions Deepak Gupta
2024-08-21 21:50 ` [PATCH v6 16/16] disas/riscv: enable disassembly for compressed sspush/sspopchk Deepak Gupta

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=ZsaNQcdSJM9lSVoX@debug.ba.rivosinc.com \
    --to=debug@rivosinc.com \
    --cc=Alistair.Francis@wdc.com \
    --cc=andy.chiu@sifive.com \
    --cc=bmeng.cn@gmail.com \
    --cc=dbarboza@ventanamicro.com \
    --cc=jim.shu@sifive.com \
    --cc=kito.cheng@sifive.com \
    --cc=liwei1518@gmail.com \
    --cc=palmer@dabbelt.com \
    --cc=qemu-devel@nongnu.org \
    --cc=qemu-riscv@nongnu.org \
    --cc=richard.henderson@linaro.org \
    --cc=zhiwei_liu@linux.alibaba.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).