From: "Edgar E. Iglesias" <edgar.iglesias@gmail.com>
To: "Philippe Mathieu-Daudé" <philmd@linaro.org>
Cc: qemu-devel@nongnu.org,
"Richard Henderson" <richard.henderson@linaro.org>,
"Peter Maydell" <peter.maydell@linaro.org>,
"Anton Johansson" <anjo@rev.ng>,
"Jason Wang" <jasowang@redhat.com>,
qemu-arm@nongnu.org,
"Marc-André Lureau" <marcandre.lureau@redhat.com>,
"Thomas Huth" <thuth@redhat.com>,
"Alistair Francis" <alistair@alistair23.me>,
"Paolo Bonzini" <pbonzini@redhat.com>,
"Gustavo Romero" <gustavo.romero@linaro.org>
Subject: Re: [PATCH 18/20] hw/net/xilinx_ethlite: Map TX_CTRL as MMIO
Date: Wed, 13 Nov 2024 16:34:33 +0100 [thread overview]
Message-ID: <ZzTHCYrrett8KfoB@zapote> (raw)
In-Reply-To: <20241112181044.92193-19-philmd@linaro.org>
On Tue, Nov 12, 2024 at 07:10:42PM +0100, Philippe Mathieu-Daudé wrote:
> Add TX_CTRL to the TX registers MMIO region.
>
Reviewed-by: Edgar E. Iglesias <edgar.iglesias@amd.com>
> Signed-off-by: Philippe Mathieu-Daudé <philmd@linaro.org>
> ---
> hw/net/xilinx_ethlite.c | 56 +++++++++++++++++++----------------------
> 1 file changed, 26 insertions(+), 30 deletions(-)
>
> diff --git a/hw/net/xilinx_ethlite.c b/hw/net/xilinx_ethlite.c
> index f7a5b1620a..f681b91769 100644
> --- a/hw/net/xilinx_ethlite.c
> +++ b/hw/net/xilinx_ethlite.c
> @@ -39,10 +39,8 @@
>
> #define R_TX_BUF0 0
> #define A_TX_BASE0 0x07f4
> -#define R_TX_CTRL0 (0x07fc / 4)
> #define R_TX_BUF1 (0x0800 / 4)
> #define A_TX_BASE1 0x0ff4
> -#define R_TX_CTRL1 (0x0ffc / 4)
>
> #define R_RX_BUF0 (0x1000 / 4)
> #define A_RX_BASE0 0x17fc
> @@ -55,6 +53,7 @@
> enum {
> TX_LEN = 0,
> TX_GIE = 1,
> + TX_CTRL = 2,
> TX_MAX
> };
>
> @@ -71,6 +70,7 @@ enum {
>
> typedef struct XlnxXpsEthLitePort
> {
> + MemoryRegion txio;
> MemoryRegion rxio;
>
> struct {
> @@ -143,6 +143,9 @@ static uint64_t port_tx_read(void *opaque, hwaddr addr, unsigned int size)
> case TX_GIE:
> r = s->port[port_index].reg.tx_gie;
> break;
> + case TX_CTRL:
> + r = s->port[port_index].reg.tx_ctrl;
> + break;
> default:
> g_assert_not_reached();
> }
> @@ -154,6 +157,7 @@ static void port_tx_write(void *opaque, hwaddr addr, uint64_t value,
> unsigned int size)
> {
> XlnxXpsEthLite *s = opaque;
> + unsigned port_index = addr_to_port_index(addr);
>
> switch (addr >> 2) {
> case TX_LEN:
> @@ -162,6 +166,26 @@ static void port_tx_write(void *opaque, hwaddr addr, uint64_t value,
> case TX_GIE:
> s->port[port_index].reg.tx_gie = value;
> break;
> + case TX_CTRL:
> + if ((value & (CTRL_P | CTRL_S)) == CTRL_S) {
> + qemu_send_packet(qemu_get_queue(s->nic),
> + txbuf_ptr(s, port_index),
> + s->port[port_index].reg.tx_len);
> + if (s->port[port_index].reg.tx_ctrl & CTRL_I) {
> + eth_pulse_irq(s);
> + }
> + } else if ((value & (CTRL_P | CTRL_S)) == (CTRL_P | CTRL_S)) {
> + memcpy(&s->conf.macaddr.a[0], txbuf_ptr(s, port_index), 6);
> + if (s->port[port_index].reg.tx_ctrl & CTRL_I) {
> + eth_pulse_irq(s);
> + }
> + }
> + /*
> + * We are fast and get ready pretty much immediately
> + * so we actually never flip the S nor P bits to one.
> + */
> + s->port[port_index].reg.tx_ctrl = value & ~(CTRL_P | CTRL_S);
> + break;
> default:
> g_assert_not_reached();
> }
> @@ -232,18 +256,12 @@ static uint64_t
> eth_read(void *opaque, hwaddr addr, unsigned int size)
> {
> XlnxXpsEthLite *s = opaque;
> - unsigned port_index = addr_to_port_index(addr);
> uint32_t r = 0;
>
> addr >>= 2;
>
> switch (addr)
> {
> - case R_TX_CTRL1:
> - case R_TX_CTRL0:
> - r = s->port[port_index].reg.tx_ctrl;
> - break;
> -
> default:
> r = tswap32(s->regs[addr]);
> break;
> @@ -256,33 +274,11 @@ eth_write(void *opaque, hwaddr addr,
> uint64_t val64, unsigned int size)
> {
> XlnxXpsEthLite *s = opaque;
> - unsigned int port_index = addr_to_port_index(addr);
> uint32_t value = val64;
>
> addr >>= 2;
> switch (addr)
> {
> - case R_TX_CTRL0:
> - case R_TX_CTRL1:
> - if ((value & (CTRL_P | CTRL_S)) == CTRL_S) {
> - qemu_send_packet(qemu_get_queue(s->nic),
> - txbuf_ptr(s, port_index),
> - s->port[port_index].reg.tx_len);
> - if (s->port[port_index].reg.tx_ctrl & CTRL_I) {
> - eth_pulse_irq(s);
> - }
> - } else if ((value & (CTRL_P | CTRL_S)) == (CTRL_P | CTRL_S)) {
> - memcpy(&s->conf.macaddr.a[0], txbuf_ptr(s, port_index), 6);
> - if (s->port[port_index].reg.tx_ctrl & CTRL_I) {
> - eth_pulse_irq(s);
> - }
> - }
> -
> - /* We are fast and get ready pretty much immediately so
> - we actually never flip the S nor P bits to one. */
> - s->port[port_index].reg.tx_ctrl = value & ~(CTRL_P | CTRL_S);
> - break;
> -
> default:
> s->regs[addr] = tswap32(value);
> break;
> --
> 2.45.2
>
next prev parent reply other threads:[~2024-11-13 15:35 UTC|newest]
Thread overview: 45+ messages / expand[flat|nested] mbox.gz Atom feed top
2024-11-12 18:10 [PATCH 00/20] hw/net/xilinx_ethlite: Map RAM buffers as RAM and remove tswap() calls Philippe Mathieu-Daudé
2024-11-12 18:10 ` [PATCH 01/20] hw/microblaze: Restrict MemoryRegionOps are implemented as 32-bit Philippe Mathieu-Daudé
2024-11-12 18:10 ` [PATCH 02/20] hw/net/xilinx_ethlite: Convert some debug logs to trace events Philippe Mathieu-Daudé
2024-11-13 15:11 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 03/20] hw/net/xilinx_ethlite: Remove unuseful debug logs Philippe Mathieu-Daudé
2024-11-13 15:11 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 04/20] hw/net/xilinx_ethlite: Update QOM style Philippe Mathieu-Daudé
2024-11-13 15:12 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 05/20] hw/net/xilinx_ethlite: Correct maximum RX buffer size Philippe Mathieu-Daudé
2024-11-13 15:15 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 06/20] hw/net/xilinx_ethlite: Map MDIO registers (as unimplemented) Philippe Mathieu-Daudé
2024-11-13 15:16 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 07/20] hw/net/xilinx_ethlite: Rename rxbuf -> port_index Philippe Mathieu-Daudé
2024-11-13 15:20 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 08/20] hw/net/xilinx_ethlite: Add addr_to_port_index() helper Philippe Mathieu-Daudé
2024-11-13 15:23 ` Edgar E. Iglesias
2024-11-14 19:04 ` Philippe Mathieu-Daudé
2024-11-12 18:10 ` [PATCH 09/20] hw/net/xilinx_ethlite: Introduce txbuf_ptr() helper Philippe Mathieu-Daudé
2024-11-13 15:26 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 10/20] hw/net/xilinx_ethlite: Introduce rxbuf_ptr() helper Philippe Mathieu-Daudé
2024-11-13 15:26 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 11/20] hw/net/xilinx_ethlite: Access RX_CTRL register for each port Philippe Mathieu-Daudé
2024-11-13 15:27 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 12/20] hw/net/xilinx_ethlite: Access TX_GIE " Philippe Mathieu-Daudé
2024-11-13 15:28 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 13/20] hw/net/xilinx_ethlite: Access TX_LEN " Philippe Mathieu-Daudé
2024-11-13 15:28 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 14/20] hw/net/xilinx_ethlite: Access TX_CTRL " Philippe Mathieu-Daudé
2024-11-13 15:28 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 15/20] hw/net/xilinx_ethlite: Map RX_CTRL as MMIO Philippe Mathieu-Daudé
2024-11-13 15:29 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 16/20] hw/net/xilinx_ethlite: Map TX_LEN " Philippe Mathieu-Daudé
2024-11-13 15:30 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 17/20] hw/net/xilinx_ethlite: Map TX_GIE " Philippe Mathieu-Daudé
2024-11-13 15:34 ` Edgar E. Iglesias
2024-11-12 18:10 ` [PATCH 18/20] hw/net/xilinx_ethlite: Map TX_CTRL " Philippe Mathieu-Daudé
2024-11-13 15:34 ` Edgar E. Iglesias [this message]
2024-11-12 18:10 ` [PATCH 19/20] hw/net/xilinx_ethlite: Map the RAM buffer as RAM memory region Philippe Mathieu-Daudé
2024-11-13 15:35 ` Edgar E. Iglesias
2024-11-13 18:21 ` Paolo Bonzini
2024-11-13 19:37 ` Philippe Mathieu-Daudé
2024-11-12 18:10 ` [PATCH 20/20] hw/net/xilinx_ethlite: Rename 'mmio' MR as 'container' Philippe Mathieu-Daudé
2024-11-13 15:35 ` Edgar E. Iglesias
2024-11-13 15:36 ` [PATCH 00/20] hw/net/xilinx_ethlite: Map RAM buffers as RAM and remove tswap() calls Edgar E. Iglesias
2024-11-14 18:55 ` Philippe Mathieu-Daudé
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=ZzTHCYrrett8KfoB@zapote \
--to=edgar.iglesias@gmail.com \
--cc=alistair@alistair23.me \
--cc=anjo@rev.ng \
--cc=gustavo.romero@linaro.org \
--cc=jasowang@redhat.com \
--cc=marcandre.lureau@redhat.com \
--cc=pbonzini@redhat.com \
--cc=peter.maydell@linaro.org \
--cc=philmd@linaro.org \
--cc=qemu-arm@nongnu.org \
--cc=qemu-devel@nongnu.org \
--cc=richard.henderson@linaro.org \
--cc=thuth@redhat.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).