From: BALATON Zoltan <balaton@eik.bme.hu>
To: "Philippe Mathieu-Daudé" <f4bug@amsat.org>
Cc: Aleksandar Rikalo <aleksandar.rikalo@syrmia.com>,
qemu-devel@nongnu.org, Aurelien Jarno <aurelien@aurel32.net>
Subject: Re: [PATCH 0/6] hw/mips/gt64120: Minor fixes
Date: Tue, 9 Mar 2021 15:04:03 +0100 (CET) [thread overview]
Message-ID: <c9b31c9-1a27-1ee6-ffb-bc5255e050fa@eik.bme.hu> (raw)
In-Reply-To: <38c097d6-f93c-76ff-d7ad-ddcd95556a2c@amsat.org>
[-- Attachment #1: Type: text/plain, Size: 1431 bytes --]
On Tue, 9 Mar 2021, Philippe Mathieu-Daudé wrote:
> Hi Zoltan,
>
> On 3/5/21 5:21 PM, Philippe Mathieu-Daudé wrote:
>> Trivial fixes extracted from another series which became too big,
>> so I prefer to send them in a previous step.
>
> I just realized I meant to Cc you on this series but forgot :/
> As this model is pretty close to your MV64361 one, and this
> series is trivial, do you mind reviewing it? It shouldn't take
> more than 5min I hope ;)
Hello,
I've noticed this patch series and considered reviewing it but could not
do it in five minutes and I've lost it since. Can you forward it to me
again so I can reply to the patches? (It's been a while I've written the
mv64361 model so I may need to check datasheets again.)
Regards,
BALATON Zoltan
> Thanks,
>
> Phil.
>
>>
>> Philippe Mathieu-Daudé (6):
>> hw/mips/gt64xxx: Initialize ISD I/O memory region in DeviceRealize()
>> hw/mips/gt64xxx: Simplify ISD MemoryRegion read/write handlers
>> hw/mips/gt64xxx: Fix typos in qemu_log_mask() formats
>> hw/mips/gt64xxx: Rename trace events related to interrupt registers
>> hw/mips/gt64xxx: Trace accesses to ISD registers
>> hw/mips/gt64xxx: Let the GT64120 manage the lower 512MiB hole
>>
>> hw/mips/gt64xxx_pci.c | 67 +++++++++++++++++++++++++++----------------
>> hw/mips/malta.c | 7 -----
>> hw/mips/trace-events | 6 ++--
>> 3 files changed, 47 insertions(+), 33 deletions(-)
>>
>
>
prev parent reply other threads:[~2021-03-09 14:07 UTC|newest]
Thread overview: 9+ messages / expand[flat|nested] mbox.gz Atom feed top
2021-03-05 16:21 [PATCH 0/6] hw/mips/gt64120: Minor fixes Philippe Mathieu-Daudé
2021-03-05 16:21 ` [PATCH 1/6] hw/mips/gt64xxx: Initialize ISD I/O memory region in DeviceRealize() Philippe Mathieu-Daudé
2021-03-05 16:21 ` [PATCH 2/6] hw/mips/gt64xxx: Simplify ISD MemoryRegion read/write handlers Philippe Mathieu-Daudé
2021-03-05 16:21 ` [PATCH 3/6] hw/mips/gt64xxx: Fix typos in qemu_log_mask() formats Philippe Mathieu-Daudé
2021-03-05 16:21 ` [PATCH 4/6] hw/mips/gt64xxx: Rename trace events related to interrupt registers Philippe Mathieu-Daudé
2021-03-05 16:21 ` [PATCH 5/6] hw/mips/gt64xxx: Trace accesses to ISD registers Philippe Mathieu-Daudé
2021-03-05 16:21 ` [PATCH 6/6] hw/mips/gt64xxx: Let the GT64120 manage the lower 512MiB hole Philippe Mathieu-Daudé
2021-03-09 9:10 ` [PATCH 0/6] hw/mips/gt64120: Minor fixes Philippe Mathieu-Daudé
2021-03-09 14:04 ` BALATON Zoltan [this message]
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=c9b31c9-1a27-1ee6-ffb-bc5255e050fa@eik.bme.hu \
--to=balaton@eik.bme.hu \
--cc=aleksandar.rikalo@syrmia.com \
--cc=aurelien@aurel32.net \
--cc=f4bug@amsat.org \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).