qemu-devel.nongnu.org archive mirror
 help / color / mirror / Atom feed
* [PATCH v10 00/13] riscv: Add support for MIPS P8700 CPU
@ 2025-10-03 10:45 Djordje Todorovic
  2025-10-03 10:45 ` [PATCH v10 01/13] hw/intc: Allow gaps in hartids for aclint and aplic Djordje Todorovic
                   ` (13 more replies)
  0 siblings, 14 replies; 15+ messages in thread
From: Djordje Todorovic @ 2025-10-03 10:45 UTC (permalink / raw)
  To: qemu-devel@nongnu.org
  Cc: qemu-riscv@nongnu.org, cfu@mips.com, mst@redhat.com,
	marcel.apfelbaum@gmail.com, dbarboza@ventanamicro.com,
	philmd@linaro.org, alistair23@gmail.com, thuth@redhat.com,
	Djordje Todorovic

In this version of patchset I have addressed comments
regarding the test case and added one comment for the
cpu_set_exception_base function we added.

Djordje Todorovic (13):
  hw/intc: Allow gaps in hartids for aclint and aplic
  target/riscv: Add cpu_set_exception_base
  target/riscv: Add MIPS P8700 CPU
  target/riscv: Add MIPS P8700 CSRs
  target/riscv: Add mips.ccmov instruction
  target/riscv: Add mips.pref instruction
  target/riscv: Add Xmipslsp instructions
  hw/misc: Add RISC-V CMGCR device implementation
  hw/misc: Add RISC-V CPC device implementation
  hw/riscv: Add support for RISCV CPS
  hw/riscv: Add support for MIPS Boston-aia board mode
  riscv/boston-aia: Add an e1000e NIC in slot 0 func 1
  test/functional: Add test for boston-aia board

 configs/devices/riscv64-softmmu/default.mak   |   1 +
 docs/system/riscv/mips.rst                    |  20 +
 docs/system/target-riscv.rst                  |   1 +
 hw/intc/riscv_aclint.c                        |  18 +-
 hw/intc/riscv_aplic.c                         |  13 +-
 hw/misc/Kconfig                               |  17 +
 hw/misc/meson.build                           |   3 +
 hw/misc/riscv_cmgcr.c                         | 248 +++++++++
 hw/misc/riscv_cpc.c                           | 265 ++++++++++
 hw/riscv/Kconfig                              |   6 +
 hw/riscv/boston-aia.c                         | 477 ++++++++++++++++++
 hw/riscv/cps.c                                | 196 +++++++
 hw/riscv/meson.build                          |   3 +
 include/hw/misc/riscv_cmgcr.h                 |  50 ++
 include/hw/misc/riscv_cpc.h                   |  64 +++
 include/hw/riscv/cps.h                        |  66 +++
 target/riscv/cpu-qom.h                        |   1 +
 target/riscv/cpu.c                            |  43 ++
 target/riscv/cpu.h                            |   7 +
 target/riscv/cpu_cfg.h                        |   5 +
 target/riscv/cpu_cfg_fields.h.inc             |   3 +
 target/riscv/cpu_vendorid.h                   |   1 +
 target/riscv/insn_trans/trans_xmips.c.inc     | 136 +++++
 target/riscv/meson.build                      |   2 +
 target/riscv/mips_csr.c                       | 217 ++++++++
 target/riscv/translate.c                      |   3 +
 target/riscv/xmips.decode                     |  35 ++
 tests/functional/riscv64/meson.build          |   2 +
 .../functional/riscv64/test_riscv64_boston.py | 124 +++++
 29 files changed, 2022 insertions(+), 5 deletions(-)
 create mode 100644 docs/system/riscv/mips.rst
 create mode 100644 hw/misc/riscv_cmgcr.c
 create mode 100644 hw/misc/riscv_cpc.c
 create mode 100644 hw/riscv/boston-aia.c
 create mode 100644 hw/riscv/cps.c
 create mode 100644 include/hw/misc/riscv_cmgcr.h
 create mode 100644 include/hw/misc/riscv_cpc.h
 create mode 100644 include/hw/riscv/cps.h
 create mode 100644 target/riscv/insn_trans/trans_xmips.c.inc
 create mode 100644 target/riscv/mips_csr.c
 create mode 100644 target/riscv/xmips.decode
 create mode 100755 tests/functional/riscv64/test_riscv64_boston.py

-- 
2.34.1


^ permalink raw reply	[flat|nested] 15+ messages in thread

end of thread, other threads:[~2025-10-13  6:42 UTC | newest]

Thread overview: 15+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2025-10-03 10:45 [PATCH v10 00/13] riscv: Add support for MIPS P8700 CPU Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 01/13] hw/intc: Allow gaps in hartids for aclint and aplic Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 03/13] target/riscv: Add MIPS P8700 CPU Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 04/13] target/riscv: Add MIPS P8700 CSRs Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 02/13] target/riscv: Add cpu_set_exception_base Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 05/13] target/riscv: Add mips.ccmov instruction Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 06/13] target/riscv: Add mips.pref instruction Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 08/13] hw/misc: Add RISC-V CMGCR device implementation Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 09/13] hw/misc: Add RISC-V CPC " Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 07/13] target/riscv: Add Xmipslsp instructions Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 11/13] hw/riscv: Add support for MIPS Boston-aia board mode Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 10/13] hw/riscv: Add support for RISCV CPS Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 12/13] riscv/boston-aia: Add an e1000e NIC in slot 0 func 1 Djordje Todorovic
2025-10-03 10:45 ` [PATCH v10 13/13] test/functional: Add test for boston-aia board Djordje Todorovic
2025-10-13  6:41 ` [PATCH v10 00/13] riscv: Add support for MIPS P8700 CPU Djordje Todorovic

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).