From: Richard Henderson <richard.henderson@linaro.org>
To: Alistair Francis <alistair.francis@opensource.wdc.com>,
qemu-devel@nongnu.org, peter.maydell@linaro.org
Cc: alistair23@gmail.com, Alistair Francis <alistair.francis@wdc.com>
Subject: Re: [PULL 00/26] riscv-to-apply queue
Date: Thu, 7 Oct 2021 10:25:48 -0700 [thread overview]
Message-ID: <ee3a99c2-a6f6-8768-71be-5816ae4da1b2@linaro.org> (raw)
In-Reply-To: <20211007064751.608580-1-alistair.francis@opensource.wdc.com>
On 10/6/21 11:47 PM, Alistair Francis wrote:
> From: Alistair Francis <alistair.francis@wdc.com>
>
> The following changes since commit ca61fa4b803e5d0abaf6f1ceb690f23bb78a4def:
>
> Merge remote-tracking branch 'remotes/quic/tags/pull-hex-20211006' into staging (2021-10-06 12:11:14 -0700)
>
> are available in the Git repository at:
>
> git@github.com:alistair23/qemu.git tags/pull-riscv-to-apply-20211007
>
> for you to fetch changes up to 9ae6ecd848dcd1b32003526ab65a0d4c644dfb07:
>
> hw/riscv: shakti_c: Mark as not user creatable (2021-10-07 08:41:33 +1000)
>
> ----------------------------------------------------------------
> Third RISC-V PR for QEMU 6.2
>
> - Add Zb[abcs] instruction support
> - Remove RVB support
> - Bug fix of setting mstatus_hs.[SD|FS] bits
> - Mark some UART devices as 'input'
> - QOMify PolarFire MMUART
> - Fixes for sifive PDMA
> - Mark shakti_c as not user creatable
>
> ----------------------------------------------------------------
> Alistair Francis (1):
> hw/riscv: shakti_c: Mark as not user creatable
>
> Bin Meng (5):
> hw/char: ibex_uart: Register device in 'input' category
> hw/char: shakti_uart: Register device in 'input' category
> hw/char: sifive_uart: Register device in 'input' category
> hw/dma: sifive_pdma: Fix Control.claim bit detection
> hw/dma: sifive_pdma: Don't run DMA when channel is disclaimed
>
> Frank Chang (1):
> target/riscv: Set mstatus_hs.[SD|FS] bits if Clean and V=1 in mark_fs_dirty()
>
> Philipp Tomsich (16):
> target/riscv: Introduce temporary in gen_add_uw()
> target/riscv: fix clzw implementation to operate on arg1
> target/riscv: clwz must ignore high bits (use shift-left & changed logic)
> target/riscv: Add x-zba, x-zbb, x-zbc and x-zbs properties
> target/riscv: Reassign instructions to the Zba-extension
> target/riscv: Remove the W-form instructions from Zbs
> target/riscv: Remove shift-one instructions (proposed Zbo in pre-0.93 draft-B)
> target/riscv: Reassign instructions to the Zbs-extension
> target/riscv: Add instructions of the Zbc-extension
> target/riscv: Reassign instructions to the Zbb-extension
> target/riscv: Add orc.b instruction for Zbb, removing gorc/gorci
> target/riscv: Add a REQUIRE_32BIT macro
> target/riscv: Add rev8 instruction, removing grev/grevi
> target/riscv: Add zext.h instructions to Zbb, removing pack/packu/packh
> target/riscv: Remove RVB (replaced by Zb[abcs])
> disas/riscv: Add Zb[abcs] instructions
>
> Philippe Mathieu-Daudé (3):
> hw/char/mchp_pfsoc_mmuart: Simplify MCHP_PFSOC_MMUART_REG definition
> hw/char/mchp_pfsoc_mmuart: Use a MemoryRegion container
> hw/char/mchp_pfsoc_mmuart: QOM'ify PolarFire MMUART
>
> include/hw/char/mchp_pfsoc_mmuart.h | 17 +-
> target/riscv/cpu.h | 11 +-
> target/riscv/helper.h | 6 +-
> target/riscv/insn32.decode | 115 ++++-----
> disas/riscv.c | 157 +++++++++++-
> hw/char/ibex_uart.c | 1 +
> hw/char/mchp_pfsoc_mmuart.c | 116 +++++++--
> hw/char/shakti_uart.c | 1 +
> hw/char/sifive_uart.c | 1 +
> hw/dma/sifive_pdma.c | 13 +-
> hw/riscv/shakti_c.c | 7 +
> target/riscv/bitmanip_helper.c | 65 +----
> target/riscv/cpu.c | 30 +--
> target/riscv/translate.c | 36 ++-
> target/riscv/insn_trans/trans_rvb.c.inc | 419 ++++++++++----------------------
> 15 files changed, 516 insertions(+), 479 deletions(-)
Applied, thanks.
Remember to update the wiki for the user-facing changes.
r~
prev parent reply other threads:[~2021-10-07 17:34 UTC|newest]
Thread overview: 37+ messages / expand[flat|nested] mbox.gz Atom feed top
2021-10-07 6:47 [PULL 00/26] riscv-to-apply queue Alistair Francis
2021-10-07 6:47 ` [PULL 01/26] target/riscv: Introduce temporary in gen_add_uw() Alistair Francis
2021-10-07 6:47 ` [PULL 02/26] target/riscv: fix clzw implementation to operate on arg1 Alistair Francis
2021-10-07 6:47 ` [PULL 03/26] target/riscv: clwz must ignore high bits (use shift-left & changed logic) Alistair Francis
2021-10-07 6:47 ` [PULL 04/26] target/riscv: Add x-zba, x-zbb, x-zbc and x-zbs properties Alistair Francis
2021-10-07 6:47 ` [PULL 05/26] target/riscv: Reassign instructions to the Zba-extension Alistair Francis
2021-10-07 6:47 ` [PULL 06/26] target/riscv: Remove the W-form instructions from Zbs Alistair Francis
2021-10-07 6:47 ` [PULL 07/26] target/riscv: Remove shift-one instructions (proposed Zbo in pre-0.93 draft-B) Alistair Francis
2021-10-07 6:47 ` [PULL 08/26] target/riscv: Reassign instructions to the Zbs-extension Alistair Francis
2021-10-07 6:47 ` [PULL 09/26] target/riscv: Add instructions of the Zbc-extension Alistair Francis
2021-10-07 6:47 ` [PULL 10/26] target/riscv: Reassign instructions to the Zbb-extension Alistair Francis
2021-10-07 6:47 ` [PULL 11/26] target/riscv: Add orc.b instruction for Zbb, removing gorc/gorci Alistair Francis
2021-10-13 9:36 ` Vincent Palatin
2021-10-13 9:37 ` [PATCH v1A] target/riscv: fix orc.b instruction in the Zbb extension Vincent Palatin
2021-10-13 9:38 ` [PATCH v1B] " Vincent Palatin
2021-10-13 13:12 ` [PULL 11/26] target/riscv: Add orc.b instruction for Zbb, removing gorc/gorci Philipp Tomsich
2021-10-13 13:44 ` Vincent Palatin
2021-10-13 13:49 ` Philipp Tomsich
2021-10-13 16:20 ` Vineet Gupta
2021-10-13 16:51 ` Richard Henderson
2021-10-13 17:00 ` Philipp Tomsich
2021-10-07 6:47 ` [PULL 12/26] target/riscv: Add a REQUIRE_32BIT macro Alistair Francis
2021-10-07 6:47 ` [PULL 13/26] target/riscv: Add rev8 instruction, removing grev/grevi Alistair Francis
2021-10-07 6:47 ` [PULL 14/26] target/riscv: Add zext.h instructions to Zbb, removing pack/packu/packh Alistair Francis
2021-10-07 6:47 ` [PULL 15/26] target/riscv: Remove RVB (replaced by Zb[abcs]) Alistair Francis
2021-10-07 6:47 ` [PULL 16/26] disas/riscv: Add Zb[abcs] instructions Alistair Francis
2021-10-07 6:47 ` [PULL 17/26] target/riscv: Set mstatus_hs.[SD|FS] bits if Clean and V=1 in mark_fs_dirty() Alistair Francis
2021-10-07 6:47 ` [PULL 18/26] hw/char: ibex_uart: Register device in 'input' category Alistair Francis
2021-10-07 6:47 ` [PULL 19/26] hw/char: shakti_uart: " Alistair Francis
2021-10-07 6:47 ` [PULL 20/26] hw/char: sifive_uart: " Alistair Francis
2021-10-07 6:47 ` [PULL 21/26] hw/char/mchp_pfsoc_mmuart: Simplify MCHP_PFSOC_MMUART_REG definition Alistair Francis
2021-10-07 6:47 ` [PULL 22/26] hw/char/mchp_pfsoc_mmuart: Use a MemoryRegion container Alistair Francis
2021-10-07 6:47 ` [PULL 23/26] hw/char/mchp_pfsoc_mmuart: QOM'ify PolarFire MMUART Alistair Francis
2021-10-07 6:47 ` [PULL 24/26] hw/dma: sifive_pdma: Fix Control.claim bit detection Alistair Francis
2021-10-07 6:47 ` [PULL 25/26] hw/dma: sifive_pdma: Don't run DMA when channel is disclaimed Alistair Francis
2021-10-07 6:47 ` [PULL 26/26] hw/riscv: shakti_c: Mark as not user creatable Alistair Francis
2021-10-07 17:25 ` Richard Henderson [this message]
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=ee3a99c2-a6f6-8768-71be-5816ae4da1b2@linaro.org \
--to=richard.henderson@linaro.org \
--cc=alistair.francis@opensource.wdc.com \
--cc=alistair.francis@wdc.com \
--cc=alistair23@gmail.com \
--cc=peter.maydell@linaro.org \
--cc=qemu-devel@nongnu.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).