From: "Alexandre Courbot" <acourbot@nvidia.com>
To: "Timur Tabi" <ttabi@nvidia.com>,
"Danilo Krummrich" <dakr@kernel.org>,
"Alexandre Courbot" <acourbot@nvidia.com>,
"Joel Fernandes" <joelagnelf@nvidia.com>,
"John Hubbard" <jhubbard@nvidia.com>,
<nouveau@lists.freedesktop.org>, <rust-for-linux@vger.kernel.org>
Subject: Re: [PATCH v4 06/11] gpu: nova-core: move some functions into the HAL
Date: Thu, 18 Dec 2025 20:25:19 +0900 [thread overview]
Message-ID: <DF1B00BDKMF2.3T2W6PRFBQ0L@nvidia.com> (raw)
In-Reply-To: <20251218032955.979623-7-ttabi@nvidia.com>
On Thu Dec 18, 2025 at 12:29 PM JST, Timur Tabi wrote:
> A few Falcon methods are actually GPU-specific, so move them
> into the HAL.
>
> Signed-off-by: Timur Tabi <ttabi@nvidia.com>
> ---
> drivers/gpu/nova-core/falcon.rs | 45 ++---------------------
> drivers/gpu/nova-core/falcon/hal.rs | 10 +++++
> drivers/gpu/nova-core/falcon/hal/ga102.rs | 43 ++++++++++++++++++++++
> 3 files changed, 56 insertions(+), 42 deletions(-)
>
> diff --git a/drivers/gpu/nova-core/falcon.rs b/drivers/gpu/nova-core/falcon.rs
> index 44a1a531a361..6b54c0ca458a 100644
> --- a/drivers/gpu/nova-core/falcon.rs
> +++ b/drivers/gpu/nova-core/falcon.rs
> @@ -13,7 +13,6 @@
> prelude::*,
> sync::aref::ARef,
> time::{
> - delay::fsleep,
> Delta, //
> },
> };
> @@ -394,48 +393,11 @@ pub(crate) fn dma_reset(&self, bar: &Bar0) {
> regs::NV_PFALCON_FALCON_DMACTL::default().write(bar, &E::ID);
> }
>
> - /// Wait for memory scrubbing to complete.
> - fn reset_wait_mem_scrubbing(&self, bar: &Bar0) -> Result {
> - // TIMEOUT: memory scrubbing should complete in less than 20ms.
> - read_poll_timeout(
> - || Ok(regs::NV_PFALCON_FALCON_HWCFG2::read(bar, &E::ID)),
> - |r| r.mem_scrubbing_done(),
> - Delta::ZERO,
> - Delta::from_millis(20),
> - )
> - .map(|_| ())
> - }
> -
> - /// Reset the falcon engine.
> - fn reset_eng(&self, bar: &Bar0) -> Result {
> - let _ = regs::NV_PFALCON_FALCON_HWCFG2::read(bar, &E::ID);
> -
> - // According to OpenRM's `kflcnPreResetWait_GA102` documentation, HW sometimes does not set
> - // RESET_READY so a non-failing timeout is used.
> - let _ = read_poll_timeout(
> - || Ok(regs::NV_PFALCON_FALCON_HWCFG2::read(bar, &E::ID)),
> - |r| r.reset_ready(),
> - Delta::ZERO,
> - Delta::from_micros(150),
> - );
> -
> - regs::NV_PFALCON_FALCON_ENGINE::update(bar, &E::ID, |v| v.set_reset(true));
> -
> - // TIMEOUT: falcon engine should not take more than 10us to reset.
> - fsleep(Delta::from_micros(10));
> -
> - regs::NV_PFALCON_FALCON_ENGINE::update(bar, &E::ID, |v| v.set_reset(false));
> -
> - self.reset_wait_mem_scrubbing(bar)?;
> -
> - Ok(())
> - }
> -
> /// Reset the controller, select the falcon core, and wait for memory scrubbing to complete.
> pub(crate) fn reset(&self, bar: &Bar0) -> Result {
> - self.reset_eng(bar)?;
> + self.hal.reset_eng(bar)?;
> self.hal.select_core(self, bar)?;
> - self.reset_wait_mem_scrubbing(bar)?;
> + self.hal.reset_wait_mem_scrubbing(bar)?;
>
> regs::NV_PFALCON_FALCON_RM::default()
> .set_value(regs::NV_PMC_BOOT_0::read(bar).into())
> @@ -665,8 +627,7 @@ pub(crate) fn signature_reg_fuse_version(
> ///
> /// Returns `true` if the RISC-V core is active, `false` otherwise.
> pub(crate) fn is_riscv_active(&self, bar: &Bar0) -> bool {
> - let cpuctl = regs::NV_PRISCV_RISCV_CPUCTL::read(bar, &E::ID);
> - cpuctl.active_stat()
> + self.hal.is_riscv_active(bar)
> }
>
> /// Write the application version to the OS register.
> diff --git a/drivers/gpu/nova-core/falcon/hal.rs b/drivers/gpu/nova-core/falcon/hal.rs
> index 8dc56a28ad65..c77a1568ea96 100644
> --- a/drivers/gpu/nova-core/falcon/hal.rs
> +++ b/drivers/gpu/nova-core/falcon/hal.rs
> @@ -37,6 +37,16 @@ fn signature_reg_fuse_version(
>
> /// Program the boot ROM registers prior to starting a secure firmware.
> fn program_brom(&self, falcon: &Falcon<E>, bar: &Bar0, params: &FalconBromParams) -> Result;
> +
> + /// Check if the RISC-V core is active.
> + /// Returns `true` if the RISC-V core is active, `false` otherwise.
> + fn is_riscv_active(&self, bar: &Bar0) -> bool;
> +
> + /// Wait for memory scrubbing to complete.
> + fn reset_wait_mem_scrubbing(&self, bar: &Bar0) -> Result;
> +
> + /// Reset the falcon engine.
> + fn reset_eng(&self, bar: &Bar0) -> Result;
> }
>
> /// Returns a boxed falcon HAL adequate for `chipset`.
> diff --git a/drivers/gpu/nova-core/falcon/hal/ga102.rs b/drivers/gpu/nova-core/falcon/hal/ga102.rs
> index 69a7a95cac16..232d51a4921f 100644
> --- a/drivers/gpu/nova-core/falcon/hal/ga102.rs
> +++ b/drivers/gpu/nova-core/falcon/hal/ga102.rs
> @@ -6,6 +6,7 @@
> device,
> io::poll::read_poll_timeout,
> prelude::*,
> + time::delay::fsleep,
> time::Delta, //
> };
>
> @@ -117,4 +118,46 @@ fn signature_reg_fuse_version(
> fn program_brom(&self, _falcon: &Falcon<E>, bar: &Bar0, params: &FalconBromParams) -> Result {
> program_brom_ga102::<E>(bar, params)
> }
> +
> + fn is_riscv_active(&self, bar: &Bar0) -> bool {
> + let cpuctl = regs::NV_PRISCV_RISCV_CPUCTL::read(bar, &E::ID);
> + cpuctl.active_stat()
> + }
> +
> + /// Wait for memory scrubbing to complete.
This doccomment is already in the HAL trait, so no need to repeat it
here.
> + fn reset_wait_mem_scrubbing(&self, bar: &Bar0) -> Result {
> + // TIMEOUT: memory scrubbing should complete in less than 20ms.
> + read_poll_timeout(
> + || Ok(regs::NV_PFALCON_FALCON_HWCFG2::read(bar, &E::ID)),
> + |r| r.mem_scrubbing_done(),
> + Delta::ZERO,
> + Delta::from_millis(20),
> + )
> + .map(|_| ())
> + }
> +
> + /// Reset the falcon engine.
Ditto.
next prev parent reply other threads:[~2025-12-18 11:25 UTC|newest]
Thread overview: 46+ messages / expand[flat|nested] mbox.gz Atom feed top
2025-12-18 3:29 [PATCH v4 00/11] gpu: nova-core: add Turing support Timur Tabi
2025-12-18 3:29 ` [PATCH v4 01/11] gpu: nova-core: rename Imem to ImemSecure Timur Tabi
2025-12-31 19:29 ` John Hubbard
2025-12-18 3:29 ` [PATCH v4 02/11] gpu: nova-core: add ImemNonSecure section infrastructure Timur Tabi
2025-12-31 19:35 ` John Hubbard
2025-12-18 3:29 ` [PATCH v4 03/11] gpu: nova-core: support header parsing on Turing/GA100 Timur Tabi
2025-12-31 19:58 ` John Hubbard
2025-12-18 3:29 ` [PATCH v4 04/11] gpu: nova-core: add support for Turing/GA100 fwsignature Timur Tabi
2025-12-31 19:28 ` John Hubbard
2025-12-18 3:29 ` [PATCH v4 05/11] gpu: nova-core: add NV_PFALCON_FALCON_DMATRFCMD::with_falcon_mem() Timur Tabi
2025-12-18 11:24 ` Alexandre Courbot
2025-12-31 21:35 ` John Hubbard
2025-12-18 3:29 ` [PATCH v4 06/11] gpu: nova-core: move some functions into the HAL Timur Tabi
2025-12-18 11:25 ` Alexandre Courbot [this message]
2025-12-31 22:07 ` John Hubbard
2025-12-18 3:29 ` [PATCH v4 07/11] gpu: nova-core: Add basic Turing HAL Timur Tabi
2025-12-31 22:54 ` John Hubbard
2025-12-18 3:29 ` [PATCH v4 08/11] gpu: nova-core: add Falcon HAL method supports_dma() Timur Tabi
2025-12-18 7:48 ` Alexandre Courbot
2025-12-19 12:49 ` Alexandre Courbot
2025-12-18 3:29 ` [PATCH v4 09/11] gpu: nova-core: add FalconUCodeDescV2 support Timur Tabi
2025-12-18 8:01 ` Alexandre Courbot
2025-12-18 3:29 ` [PATCH v4 10/11] gpu: nova-core: align LibosMemoryRegionInitArgument size to page size Timur Tabi
2025-12-18 11:54 ` Alexandre Courbot
2025-12-18 22:51 ` Timur Tabi
2025-12-19 3:43 ` Alexandre Courbot
2025-12-19 4:34 ` Timur Tabi
2025-12-19 5:55 ` Alexandre Courbot
2025-12-18 3:29 ` [PATCH v4 11/11] gpu: nova-core: add PIO support for loading firmware images Timur Tabi
2025-12-18 12:59 ` Alexandre Courbot
2025-12-30 22:56 ` Timur Tabi
2025-12-31 23:22 ` Timur Tabi
2025-12-31 21:30 ` Timur Tabi
2025-12-28 17:45 ` [PATCH v4 00/11] gpu: nova-core: add Turing support Ewan Chorynski
2025-12-30 21:42 ` Timur Tabi
2026-01-04 10:21 ` Ewan Chorynski
2026-01-04 15:01 ` Timur Tabi
2025-12-31 2:58 ` John Hubbard
2025-12-31 4:26 ` Timur Tabi
2025-12-31 6:17 ` John Hubbard
2025-12-31 16:33 ` Timur Tabi
2025-12-31 17:29 ` John Hubbard
2025-12-31 19:15 ` John Hubbard
2025-12-31 19:23 ` Timur Tabi
2025-12-31 20:06 ` John Hubbard
2025-12-31 20:11 ` Timur Tabi
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=DF1B00BDKMF2.3T2W6PRFBQ0L@nvidia.com \
--to=acourbot@nvidia.com \
--cc=dakr@kernel.org \
--cc=jhubbard@nvidia.com \
--cc=joelagnelf@nvidia.com \
--cc=nouveau@lists.freedesktop.org \
--cc=rust-for-linux@vger.kernel.org \
--cc=ttabi@nvidia.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).