From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from mail-wr1-f48.google.com (mail-wr1-f48.google.com [209.85.221.48]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 4528032B998 for ; Sun, 18 Jan 2026 12:41:07 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.221.48 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1768740069; cv=none; b=eEg3T5pS1pZeNw/tIyYD9Zc7qq/p7VsfQfdVq3QQjoc4vPiEDbsoLtLdcqqyF+oQG2WBK8fCLcPrz2eem82q5Glo1u5M4b0oY+z7AcIfnh3HPC+1jnWK86GdHhc01WR3NZsXLMr/OOFOzNpaCT3Smm84r7EQWqjShCGLt1aIH1M= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1768740069; c=relaxed/simple; bh=0XrcyyqWegCnbhh8oOlleDPt2lNgaxbQNhQ9rMr79I4=; h=Date:From:To:Cc:Subject:Message-ID:References:MIME-Version: Content-Type:Content-Disposition:In-Reply-To; b=g7Rapwkik1aiApRm9nnKQbXHznyukWtKKzcIDkIu7Bq/tpnrFTCSvEHpf4YOwPImtIKNvbyFTIauvUJdDw8NbkLfq6H/2pREulbbn+hThegwv9IL43LDgg5g3EMItE+Zoso4xxkv4GdAiQbbE6hMHNhQsGn09EuLEfa11/8L4Jw= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=bHjBgXby; arc=none smtp.client-ip=209.85.221.48 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="bHjBgXby" Received: by mail-wr1-f48.google.com with SMTP id ffacd0b85a97d-430f3ef2d37so2586593f8f.3 for ; Sun, 18 Jan 2026 04:41:07 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1768740066; x=1769344866; darn=lists.linux.dev; h=in-reply-to:content-disposition:mime-version:references :mail-followup-to:message-id:subject:cc:to:from:date:from:to:cc :subject:date:message-id:reply-to; bh=d8WYraWdl/meIzynkx/iFk+ZbBcfbnztLQ6j8m4tIWQ=; b=bHjBgXbyCUaH41Cnr+9G2KO05tWifOrYPMNlC3dtq19CyF+Ps2awGaAzWA5FXeqGMj oGMwYh2uC+0dsGEiyMlgqiSD+KsrROfAZ9565fe19NOqS30icTFvN8r7hKFszXWpN1gI UNW46HGO1bD1bX0/5TsOSCU/zwjFRMW7qg7fyn1mS7I10hVi8FjDfv4VPwo2ujbBR3qJ JIUsB3s1b9APxWawhRi5Jg0Oo12vvORL6P1uc4+hyeLlNz4y+ssUi/2iRnm8nCZpapBf 2m+nD80RUh8DBrrLFXypI6QFba/wHKD2IsnTIFZ2xcuXGHHxq5khs4UBTP5wEqrpBCbK /6aw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1768740066; x=1769344866; h=in-reply-to:content-disposition:mime-version:references :mail-followup-to:message-id:subject:cc:to:from:date:x-gm-gg :x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=d8WYraWdl/meIzynkx/iFk+ZbBcfbnztLQ6j8m4tIWQ=; b=ugAGsS8SJPoZZ88BbMy9G5qtfQ+z3BGEUq1qg1uqRgm37pcH1DSafucAwJAx2S/6EJ y3sex9vBqSplU4P5eKcSDRQxgY5RlT8unPGludfURdD373nWFBdBVdU/DVuhTQQ4DiNi 9tzFmx0Eq3F3cYzhiUfsmHAE25BKcteiuq3cUkbYwYp3uMmZRoMOtacAKuIcJmE//kZk bQfcDTGFH4moI0Zc9RXESdO/FvplBBtaWLxkWpW3GL2pnpAviAnYt55tj3VDhkr9n2zo 96Wta4WyFlLTzWHYrgRZq5L6hEORl/7+t75TRJ3s8Ub7ZgM62k9QL2DbbM0FKszgxlh1 43fw== X-Forwarded-Encrypted: i=1; AJvYcCVbGmuBQQAwmI5Dvk3WZJXSFdHfK6jtkrDZRmGsK5qllHpTIzlu52eQWewYAXbm9ufLKOh1e4w=@lists.linux.dev X-Gm-Message-State: AOJu0Yy4LYD5275EYpgtjd3Q3a5rRJ06x0wV3nIdZ6isIlXycwZdMhhi FpPIJ/cTlTBcQIkg2NbjFtU1wxqy8cotXF6RnCn8Jnfr0aA7DmvUrWQY X-Gm-Gg: AY/fxX6TRqnsN+u/RbtsMzYvzdWLmdI1zi5cVJgFYHlCr/qaQU4fdpx+INQTTeZM0kS e4fMxLB3G6QFo1KFvVGNvR/Moc2G+IVaM2JprTjHHI0+f+DcOsEstvZcObwCEdjMbpIPJ5zJ87z eHeNEc5Y0kkzq6qrzMdTjvaNS2rLcdImQHJHqb7P33LYhYzR3B68+WlekSClvQiYozO80rd1sN+ 7BupWC73usf4k+x+7f2RQkhiIVADEbqwpuLdXod39e5YpxrrTC+nF3hbse08pgD6gTuZYQHY2Vg NMsrxXGaoLPyPGi87hqrJKecG/gOucI0SJGFkLCFsep6vvQBokixj7vv5052M8josysM1MiWJO3 2ydrz/URmXyF/py2JRCs0tTTLE9imWcZ5/rleSW9HE7jhdn0iRYHedMm0HzLTRXnmUQ+ASsA9T4 Sq3ACy9KMsaZpL2y+TjukMhHYh2TodP3H6zh8OsQURVed3tqRLSJkXyWqOPlU= X-Received: by 2002:a05:6000:2003:b0:430:fcf5:495c with SMTP id ffacd0b85a97d-4356996f588mr9620388f8f.4.1768740065405; Sun, 18 Jan 2026 04:41:05 -0800 (PST) Received: from anton.local (vps-58d0fbce.vps.ovh.net. [51.178.29.162]) by smtp.gmail.com with ESMTPSA id ffacd0b85a97d-43569921dedsm16712957f8f.9.2026.01.18.04.41.00 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 18 Jan 2026 04:41:03 -0800 (PST) Date: Sun, 18 Jan 2026 16:40:59 +0400 From: "Anton D. Stavinskii" To: Krzysztof Kozlowski Cc: Liam Girdwood , Mark Brown , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Chen Wang , Inochi Amaoto , Jaroslav Kysela , Takashi Iwai , Paul Walmsley , Palmer Dabbelt , Albert Ou , Alexandre Ghiti , linux-sound@vger.kernel.org, devicetree@vger.kernel.org, sophgo@lists.linux.dev, linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org Subject: Re: [PATCH v2 7/7] riscv: dts: sophgo: dts nodes for i2s tdm modules Message-ID: Mail-Followup-To: Krzysztof Kozlowski , Liam Girdwood , Mark Brown , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Chen Wang , Inochi Amaoto , Jaroslav Kysela , Takashi Iwai , Paul Walmsley , Palmer Dabbelt , Albert Ou , Alexandre Ghiti , linux-sound@vger.kernel.org, devicetree@vger.kernel.org, sophgo@lists.linux.dev, linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org References: <20260118-cv1800b-i2s-driver-v2-0-d10055f68368@gmail.com> <20260118-cv1800b-i2s-driver-v2-7-d10055f68368@gmail.com> <20260118-deer-of-therapeutic-science-0958d4@quoll> Precedence: bulk X-Mailing-List: sophgo@lists.linux.dev List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20260118-deer-of-therapeutic-science-0958d4@quoll> On Sun, Jan 18, 2026 at 11:16:48AM +0400, Krzysztof Kozlowski wrote: > On Sun, Jan 18, 2026 at 12:18:59AM +0400, Anton D. Stavinskii wrote: > > Introduced I2S nodes and internal dac and adc nodes as well > > The new header file provided in order to make DMA channel names > > more readable. > > > > Signed-off-by: Anton D. Stavinskii > > --- > > arch/riscv/boot/dts/sophgo/cv180x-dmamux.h | 57 +++++++++++++++++++++++++++ > > arch/riscv/boot/dts/sophgo/cv180x.dtsi | 63 ++++++++++++++++++++++++++++++ > > 2 files changed, 120 insertions(+) > > > > diff --git a/arch/riscv/boot/dts/sophgo/cv180x-dmamux.h b/arch/riscv/boot/dts/sophgo/cv180x-dmamux.h > > new file mode 100644 > > index 000000000000..6314bf6e9dc8 > > --- /dev/null > > +++ b/arch/riscv/boot/dts/sophgo/cv180x-dmamux.h > > @@ -0,0 +1,57 @@ > > +/* SPDX-License-Identifier: (GPL-2.0 OR MIT) */ > > +/* > > + * Copyright (C) 2025 Inochi Amaoto > > + */ > > + > > +#ifndef _SOPHGO_CV18XX_DMAMUX > > +#define _SOPHGO_CV18XX_DMAMUX > > + > > +#define DMA_I2S0_RX 0 > > +#define DMA_I2S0_TX 1 > > +#define DMA_I2S1_RX 2 > > +#define DMA_I2S1_TX 3 > > +#define DMA_I2S2_RX 4 > > +#define DMA_I2S2_TX 5 > > +#define DMA_I2S3_RX 6 > > +#define DMA_I2S3_TX 7 > > +#define DMA_UART0_RX 8 > > +#define DMA_UART0_TX 9 > > +#define DMA_UART1_RX 10 > > +#define DMA_UART1_TX 11 > > +#define DMA_UART2_RX 12 > > +#define DMA_UART2_TX 13 > > +#define DMA_UART3_RX 14 > > +#define DMA_UART3_TX 15 > > +#define DMA_SPI0_RX 16 > > +#define DMA_SPI0_TX 17 > > +#define DMA_SPI1_RX 18 > > +#define DMA_SPI1_TX 19 > > +#define DMA_SPI2_RX 20 > > +#define DMA_SPI2_TX 21 > > +#define DMA_SPI3_RX 22 > > +#define DMA_SPI3_TX 23 > > +#define DMA_I2C0_RX 24 > > +#define DMA_I2C0_TX 25 > > +#define DMA_I2C1_RX 26 > > +#define DMA_I2C1_TX 27 > > +#define DMA_I2C2_RX 28 > > +#define DMA_I2C2_TX 29 > > +#define DMA_I2C3_RX 30 > > +#define DMA_I2C3_TX 31 > > +#define DMA_I2C4_RX 32 > > +#define DMA_I2C4_TX 33 > > +#define DMA_TDM0_RX 34 > > +#define DMA_TDM0_TX 35 > > +#define DMA_TDM1_RX 36 > > +#define DMA_AUDSRC 37 > > +#define DMA_SPI_NAND 38 > > +#define DMA_SPI_NOR 39 > > +#define DMA_UART4_RX 40 > > +#define DMA_UART4_TX 41 > > +#define DMA_SPI_NOR1 42 > > + > > +#define DMA_CPU_A53 0 > > +#define DMA_CPU_C906_0 1 > > +#define DMA_CPU_C906_1 2 > > + > > +#endif // _SOPHGO_CV18XX_DMAMUX > > diff --git a/arch/riscv/boot/dts/sophgo/cv180x.dtsi b/arch/riscv/boot/dts/sophgo/cv180x.dtsi > > index 06b0ce5a2db7..5a56951f7e4c 100644 > > --- a/arch/riscv/boot/dts/sophgo/cv180x.dtsi > > +++ b/arch/riscv/boot/dts/sophgo/cv180x.dtsi > > @@ -8,6 +8,7 @@ > > #include > > #include > > #include "cv18xx-reset.h" > > +#include "cv180x-dmamux.h" > > > > / { > > #address-cells = <1>; > > @@ -448,6 +449,68 @@ usb: usb@4340000 { > > status = "disabled"; > > }; > > > > + i2s0: i2s@4100000 { > > + compatible = "sophgo,cv1800b-i2s"; > > + reg = <0x04100000 0x1000>; > > + #address-cells = <1>; > > + #size-cells = <0>; > > Really, why are you putting cells everywhere? My bad. It was misunderstanding from my side. Will drop everywhere it needs to be dropped. Thanks for you patience. > > > + clocks = <&clk CLK_APB_I2S0>, <&clk CLK_SDMA_AUD0>; > > + clock-names = "i2s", "mclk"; > > + dmas = <&dmamux DMA_I2S0_RX 1>, <&dmamux DMA_I2S0_TX 1>; > > + dma-names = "rx", "tx"; > > + status = "disabled"; > > + }; > > + > > + i2s1: i2s@4110000 { > > + compatible = "sophgo,cv1800b-i2s"; > > + reg = <0x04110000 0x1000>; > > + #address-cells = <1>; > > + #size-cells = <0>; > > > Best regards, > Krzysztof >