From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 956D734B191; Tue, 16 Dec 2025 11:40:25 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1765885225; cv=none; b=ezkCmkGA8xxbRHDMQSeJzo5YcAyGERhn+dIXFpgOEYTqMaCdMvcNu2kiwOyE4ZxV7Ypp0q0Eg1ruXzJRQtGFdsDpMRd3+Ms0HjWUbrk2PiH1MJ/oaiagUKwTT5eTGEvSEBaZhtK8kxy8ZNyPxehVhrvOTrPbNBk5TtCsPUoNO20= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1765885225; c=relaxed/simple; bh=+xTASS8WZqkbXL/YlPLlke/OLrw5XyotfuL5Okr06RM=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=PTWDvJ5Mnk4K4ndTNJ/lEkBtDoRSEzcPf8xFZUaWAxjc4vx1UdNHKvEOuL75ZpQoqmvjr294hDvE1i74Ua4yGrZZCNwbhxJi3X+EcDLN+CAnlAVl0t/th1PwDp7PGZmk85/2aRf1d84GUqDDZGW/UKKQjx1vgf5lPaL5K1sOvXM= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=linuxfoundation.org header.i=@linuxfoundation.org header.b=1pYa4yhU; arc=none smtp.client-ip=10.30.226.201 Authentication-Results: smtp.subspace.kernel.org; dkim=pass (1024-bit key) header.d=linuxfoundation.org header.i=@linuxfoundation.org header.b="1pYa4yhU" Received: by smtp.kernel.org (Postfix) with ESMTPSA id 09ABBC4CEF1; Tue, 16 Dec 2025 11:40:24 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=linuxfoundation.org; s=korg; t=1765885225; bh=+xTASS8WZqkbXL/YlPLlke/OLrw5XyotfuL5Okr06RM=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=1pYa4yhUhjbgt099qfAQguJE9gAyrBNfqxerXpxY7XYNVna5k68hLKxq3fGx7V1gG H/pPWen4IGGHCdFuzsec9//Sn5oStn/pgBSueTkn3KMZx3X7/CO3OnuxjHQpUe574y Xc1u2ZKMX/83pOIMzJc8XVxDXX1HJmIbfJe4P8E0= From: Greg Kroah-Hartman To: stable@vger.kernel.org Cc: Greg Kroah-Hartman , patches@lists.linux.dev, Taniya Das , Luca Weiss , Abel Vesa , Bjorn Andersson , Sasha Levin Subject: [PATCH 6.17 076/507] clk: qcom: camcc-sm6350: Fix PLL config of PLL2 Date: Tue, 16 Dec 2025 12:08:37 +0100 Message-ID: <20251216111348.295123531@linuxfoundation.org> X-Mailer: git-send-email 2.52.0 In-Reply-To: <20251216111345.522190956@linuxfoundation.org> References: <20251216111345.522190956@linuxfoundation.org> User-Agent: quilt/0.69 X-stable: review X-Patchwork-Hint: ignore Precedence: bulk X-Mailing-List: stable@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit 6.17-stable review patch. If anyone has any objections, please let me know. ------------------ From: Luca Weiss [ Upstream commit ab0e13141d679fdffdd3463a272c5c1b10be1794 ] The 'Agera' PLLs (with clk_agera_pll_configure) do not take some of the parameters that are provided in the vendor driver. Instead the upstream configuration should provide the final user_ctl value that is written to the USER_CTL register. Fix the config so that the PLL is configured correctly, and fixes CAMCC_MCLK* being stuck off. Fixes: 80f5451d9a7c ("clk: qcom: Add camera clock controller driver for SM6350") Suggested-by: Taniya Das Signed-off-by: Luca Weiss Reviewed-by: Abel Vesa Reviewed-by: Taniya Das Link: https://lore.kernel.org/r/20251021-agera-pll-fixups-v1-1-8c1d8aff4afc@fairphone.com Signed-off-by: Bjorn Andersson Signed-off-by: Sasha Levin --- drivers/clk/qcom/camcc-sm6350.c | 6 +----- 1 file changed, 1 insertion(+), 5 deletions(-) diff --git a/drivers/clk/qcom/camcc-sm6350.c b/drivers/clk/qcom/camcc-sm6350.c index 6c272f7b07219..7df12c1311c68 100644 --- a/drivers/clk/qcom/camcc-sm6350.c +++ b/drivers/clk/qcom/camcc-sm6350.c @@ -145,15 +145,11 @@ static struct clk_alpha_pll_postdiv camcc_pll1_out_even = { static const struct alpha_pll_config camcc_pll2_config = { .l = 0x64, .alpha = 0x0, - .post_div_val = 0x3 << 8, - .post_div_mask = 0x3 << 8, - .aux_output_mask = BIT(1), - .main_output_mask = BIT(0), - .early_output_mask = BIT(3), .config_ctl_val = 0x20000800, .config_ctl_hi_val = 0x400003d2, .test_ctl_val = 0x04000400, .test_ctl_hi_val = 0x00004000, + .user_ctl_val = 0x0000030b, }; static struct clk_alpha_pll camcc_pll2 = { -- 2.51.0