From mboxrd@z Thu Jan 1 00:00:00 1970 Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 92DE047CC85; Sat, 28 Feb 2026 17:35:31 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1772300131; cv=none; b=MiW0/1XSzQYNhDtXs9HQ8nG8aaoeP8dQDLFSW/o13fSqrerBtU9Anx7ZV3FIOb5CtKQcUKa33X6as3ECARijvoEKw0+EfF6Ho2gOWkZ/CIFNsri9OiDAgU3VD0sbOlJpoG/U6742ba+lOvI5tTLbBwz2edOXRSZUjD6kFoYRmQ4= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1772300131; c=relaxed/simple; bh=IsQH2GK7lrSZDfrhWKcM5PD+4pD16JHIZmz5ZCPkWUg=; h=From:To:Cc:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version; b=MCZ+PJEUat01fsu7gB7priuIlyWdh/8ZStUs8hNlTLlWZXwJ2J7vIXOr0BUzHJYaj+kWalX9RTpHagA3Z3ysAWDL7pUtGyyTS5uhJl5693J7aUs+ghpjzB5ZPAgTfdYm5Digp1J1LfQw2XDjRsQs2aoyrYo6KVJw5F6CgwBDj1Y= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=PR76CM5A; arc=none smtp.client-ip=10.30.226.201 Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="PR76CM5A" Received: by smtp.kernel.org (Postfix) with ESMTPSA id CAF27C19423; Sat, 28 Feb 2026 17:35:30 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1772300131; bh=IsQH2GK7lrSZDfrhWKcM5PD+4pD16JHIZmz5ZCPkWUg=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=PR76CM5AMDRcp01G/gOZbePaWjpH6C5+u4/9INLmF8M/jPS8pnc7m5h43H+mlra4n FFEzkk5nN0Rhu7TQ6v4W9FHwdW/oeCrycIgUNhx0YUxPzpnOKwHQaU/x0spxPRr7Kn N8jCKyBjH3mdVA7NaZBmRB0Bwms+iSONJ73TVhZNoINtrkheHSKn35Lhz0nbHDZjai EljZQq1QbF1abF68lU0F12S6lgAmXlA2DSh36+8u0tKuUIJIMah/M6qyYZFiAWXS2d +o75GyRWGzqh9k2erBoOp44z/Mgj+rLmYeC3BfgRIieP0P1NkmNFL/wt+GC2UcPNnJ sy04OYFzBbrHQ== From: Sasha Levin To: linux-kernel@vger.kernel.org, stable@vger.kernel.org Cc: Deepak Kumar , Alain Volmat , Mark Brown , Sasha Levin Subject: [PATCH 6.19 148/844] spi: stm32: fix Overrun issue at < 8bpw Date: Sat, 28 Feb 2026 12:21:01 -0500 Message-ID: <20260228173244.1509663-149-sashal@kernel.org> X-Mailer: git-send-email 2.51.0 In-Reply-To: <20260228173244.1509663-1-sashal@kernel.org> References: <20260228173244.1509663-1-sashal@kernel.org> Precedence: bulk X-Mailing-List: stable@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 X-stable: review X-Patchwork-Hint: Ignore Content-Transfer-Encoding: 8bit From: Deepak Kumar [ Upstream commit 1ac3be217c01d5df55ec5052f81e4f1708f46552 ] When SPI communication is suspended by hardware automatically, it could happen that few bits of next frame are already clocked out due to internal synchronization delay. To achieve a safe suspension, we need to ensure that each word must be at least 8 SPI clock cycles long. That's why, if bpw is less than 8 bits, we need to use midi to reach 8 SPI clock cycles at least. This will ensure that each word achieve safe suspension and prevent overrun condition. Signed-off-by: Deepak Kumar Signed-off-by: Alain Volmat Link: https://patch.msgid.link/20251218-stm32-spi-enhancements-v2-2-3b69901ca9fe@foss.st.com Signed-off-by: Mark Brown Signed-off-by: Sasha Levin --- drivers/spi/spi-stm32.c | 9 +++++---- 1 file changed, 5 insertions(+), 4 deletions(-) diff --git a/drivers/spi/spi-stm32.c b/drivers/spi/spi-stm32.c index 2c804c1aef989..80986bd251d29 100644 --- a/drivers/spi/spi-stm32.c +++ b/drivers/spi/spi-stm32.c @@ -1906,11 +1906,12 @@ static void stm32h7_spi_data_idleness(struct stm32_spi *spi, struct spi_transfer cfg2_clrb |= STM32H7_SPI_CFG2_MIDI; if ((len > 1) && (spi->cur_midi > 0)) { u32 sck_period_ns = DIV_ROUND_UP(NSEC_PER_SEC, spi->cur_speed); - u32 midi = min_t(u32, - DIV_ROUND_UP(spi->cur_midi, sck_period_ns), - FIELD_GET(STM32H7_SPI_CFG2_MIDI, - STM32H7_SPI_CFG2_MIDI)); + u32 midi = DIV_ROUND_UP(spi->cur_midi, sck_period_ns); + if ((spi->cur_bpw + midi) < 8) + midi = 8 - spi->cur_bpw; + + midi = min_t(u32, midi, FIELD_MAX(STM32H7_SPI_CFG2_MIDI)); dev_dbg(spi->dev, "period=%dns, midi=%d(=%dns)\n", sck_period_ns, midi, midi * sck_period_ns); -- 2.51.0