* [U-Boot] [PATCH 1/4 v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
@ 2015-09-02 12:29 Stefan Roese
2015-09-10 22:31 ` Scott Wood
` (2 more replies)
0 siblings, 3 replies; 11+ messages in thread
From: Stefan Roese @ 2015-09-02 12:29 UTC (permalink / raw)
To: u-boot
This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This can
be used by boards equipped with a NAND chip that requires 4-bit ECC strength.
The SPEAr600 HW ECC only supports 1-bit ECC strength.
To enable SW BCH4, you need to specify this in your config header:
#define CONFIG_NAND_ECC_BCH
#define CONFIG_BCH
And use the command "nandecc bch4" to select this ECC scheme upon runtime.
Tested on SPEAr600 x600 board.
Signed-off-by: Stefan Roese <sr@denx.de>
Cc: Scott Wood <scottwood@freescale.com>
Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
---
v2:
- Removed err = 0 initialization as suggested by Viresh
- Completed the commit text
- Added Viresh's Acked-by
drivers/mtd/nand/fsmc_nand.c | 40 ++++++++++++++++++++++++++++++++++++++++
1 file changed, 40 insertions(+)
diff --git a/drivers/mtd/nand/fsmc_nand.c b/drivers/mtd/nand/fsmc_nand.c
index 567eff0..0976a67 100644
--- a/drivers/mtd/nand/fsmc_nand.c
+++ b/drivers/mtd/nand/fsmc_nand.c
@@ -13,6 +13,7 @@
#include <asm/io.h>
#include <linux/bitops.h>
#include <linux/err.h>
+#include <linux/mtd/nand_bch.h>
#include <linux/mtd/nand_ecc.h>
#include <linux/mtd/fsmc_nand.h>
#include <asm/arch/hardware.h>
@@ -390,6 +391,45 @@ static int fsmc_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
return 0;
}
+#ifndef CONFIG_SPL_BUILD
+/*
+ * fsmc_nand_switch_ecc - switch the ECC operation between different engines
+ *
+ * @eccstrength - the number of bits that could be corrected
+ * (1 - HW, 4 - SW BCH4)
+ */
+int __maybe_unused fsmc_nand_switch_ecc(uint32_t eccstrength)
+{
+ struct nand_chip *nand;
+ struct mtd_info *mtd;
+ int err;
+
+ mtd = &nand_info[nand_curr_device];
+ nand = mtd->priv;
+
+ /* Setup the ecc configurations again */
+ if (eccstrength == 1) {
+ nand->ecc.mode = NAND_ECC_HW;
+ nand->ecc.bytes = 3;
+ nand->ecc.strength = 1;
+ nand->ecc.layout = &fsmc_ecc1_layout;
+ nand->ecc.correct = nand_correct_data;
+ } else {
+ nand->ecc.mode = NAND_ECC_SOFT_BCH;
+ nand->ecc.calculate = nand_bch_calculate_ecc;
+ nand->ecc.correct = nand_bch_correct_data;
+ nand->ecc.bytes = 7;
+ nand->ecc.strength = 4;
+ nand->ecc.layout = NULL;
+ }
+
+ /* Update NAND handling after ECC mode switch */
+ err = nand_scan_tail(mtd);
+
+ return err;
+}
+#endif /* CONFIG_SPL_BUILD */
+
int fsmc_nand_init(struct nand_chip *nand)
{
static int chip_nr;
--
2.5.1
^ permalink raw reply related [flat|nested] 11+ messages in thread
* [U-Boot] [PATCH 1/4 v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
2015-09-02 12:29 [U-Boot] [PATCH 1/4 v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600 Stefan Roese
@ 2015-09-10 22:31 ` Scott Wood
2015-09-11 5:56 ` Stefan Roese
2015-09-11 6:23 ` [U-Boot] [PATCH 1/4 v3] " Stefan Roese
2015-09-12 12:50 ` [U-Boot] [U-Boot, 1/4, v2] " Tom Rini
2 siblings, 1 reply; 11+ messages in thread
From: Scott Wood @ 2015-09-10 22:31 UTC (permalink / raw)
To: u-boot
On Wed, 2015-09-02 at 14:29 +0200, Stefan Roese wrote:
> This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This can
> be used by boards equipped with a NAND chip that requires 4-bit ECC
> strength.
> The SPEAr600 HW ECC only supports 1-bit ECC strength.
>
> To enable SW BCH4, you need to specify this in your config header:
>
> #define CONFIG_NAND_ECC_BCH
> #define CONFIG_BCH
>
> And use the command "nandecc bch4" to select this ECC scheme upon runtime.
>
> Tested on SPEAr600 x600 board.
>
> Signed-off-by: Stefan Roese <sr@denx.de>
> Cc: Scott Wood <scottwood@freescale.com>
> Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
> ---
> v2:
> - Removed err = 0 initialization as suggested by Viresh
> - Completed the commit text
> - Added Viresh's Acked-by
>
> drivers/mtd/nand/fsmc_nand.c | 40 ++++++++++++++++++++++++++++++++++++++++
> 1 file changed, 40 insertions(+)
>
> diff --git a/drivers/mtd/nand/fsmc_nand.c b/drivers/mtd/nand/fsmc_nand.c
> index 567eff0..0976a67 100644
> --- a/drivers/mtd/nand/fsmc_nand.c
> +++ b/drivers/mtd/nand/fsmc_nand.c
> @@ -13,6 +13,7 @@
> #include <asm/io.h>
> #include <linux/bitops.h>
> #include <linux/err.h>
> +#include <linux/mtd/nand_bch.h>
> #include <linux/mtd/nand_ecc.h>
> #include <linux/mtd/fsmc_nand.h>
> #include <asm/arch/hardware.h>
> @@ -390,6 +391,45 @@ static int fsmc_read_page_hwecc(struct mtd_info *mtd,
> struct nand_chip *chip,
> return 0;
> }
>
> +#ifndef CONFIG_SPL_BUILD
> +/*
> + * fsmc_nand_switch_ecc - switch the ECC operation between different
> engines
> + *
> + * @eccstrength - the number of bits that could be corrected
> + * (1 - HW, 4 - SW BCH4)
> + */
> +int __maybe_unused fsmc_nand_switch_ecc(uint32_t eccstrength)
What calls this function? You didn't CC me on the rest of the patchset...
I'm guessing it's a copy-and-paste of what arch/arm/cpu/armv7/omap3/board.c
does?
> +{
> + struct nand_chip *nand;
> + struct mtd_info *mtd;
> + int err;
> +
> + mtd = &nand_info[nand_curr_device];
> + nand = mtd->priv;
> +
> + /* Setup the ecc configurations again */
> + if (eccstrength == 1) {
> + nand->ecc.mode = NAND_ECC_HW;
> + nand->ecc.bytes = 3;
> + nand->ecc.strength = 1;
> + nand->ecc.layout = &fsmc_ecc1_layout;
> + nand->ecc.correct = nand_correct_data;
> + } else {
> + nand->ecc.mode = NAND_ECC_SOFT_BCH;
> + nand->ecc.calculate = nand_bch_calculate_ecc;
> + nand->ecc.correct = nand_bch_correct_data;
> + nand->ecc.bytes = 7;
> + nand->ecc.strength = 4;
> + nand->ecc.layout = NULL;
> + }
nand_scan_tail() should already set .caclulate, .correct, and .bytes for
NAND_ECC_SOFT_BCH.
When switching from BCH to HW, how does .calculate get set back to
fsmc_read_hwecc?
What stops this from being called with FSMC_VER8 which appears to have BCH8
hw ecc?
-Scott
^ permalink raw reply [flat|nested] 11+ messages in thread
* [U-Boot] [PATCH 1/4 v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
2015-09-10 22:31 ` Scott Wood
@ 2015-09-11 5:56 ` Stefan Roese
0 siblings, 0 replies; 11+ messages in thread
From: Stefan Roese @ 2015-09-11 5:56 UTC (permalink / raw)
To: u-boot
Hi Scott,
On 11.09.2015 00:31, Scott Wood wrote:
> On Wed, 2015-09-02 at 14:29 +0200, Stefan Roese wrote:
>> This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This can
>> be used by boards equipped with a NAND chip that requires 4-bit ECC
>> strength.
>> The SPEAr600 HW ECC only supports 1-bit ECC strength.
>>
>> To enable SW BCH4, you need to specify this in your config header:
>>
>> #define CONFIG_NAND_ECC_BCH
>> #define CONFIG_BCH
>>
>> And use the command "nandecc bch4" to select this ECC scheme upon runtime.
>>
>> Tested on SPEAr600 x600 board.
>>
>> Signed-off-by: Stefan Roese <sr@denx.de>
>> Cc: Scott Wood <scottwood@freescale.com>
>> Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
>> ---
>> v2:
>> - Removed err = 0 initialization as suggested by Viresh
>> - Completed the commit text
>> - Added Viresh's Acked-by
>>
>> drivers/mtd/nand/fsmc_nand.c | 40 ++++++++++++++++++++++++++++++++++++++++
>> 1 file changed, 40 insertions(+)
>>
>> diff --git a/drivers/mtd/nand/fsmc_nand.c b/drivers/mtd/nand/fsmc_nand.c
>> index 567eff0..0976a67 100644
>> --- a/drivers/mtd/nand/fsmc_nand.c
>> +++ b/drivers/mtd/nand/fsmc_nand.c
>> @@ -13,6 +13,7 @@
>> #include <asm/io.h>
>> #include <linux/bitops.h>
>> #include <linux/err.h>
>> +#include <linux/mtd/nand_bch.h>
>> #include <linux/mtd/nand_ecc.h>
>> #include <linux/mtd/fsmc_nand.h>
>> #include <asm/arch/hardware.h>
>> @@ -390,6 +391,45 @@ static int fsmc_read_page_hwecc(struct mtd_info *mtd,
>> struct nand_chip *chip,
>> return 0;
>> }
>>
>> +#ifndef CONFIG_SPL_BUILD
>> +/*
>> + * fsmc_nand_switch_ecc - switch the ECC operation between different
>> engines
>> + *
>> + * @eccstrength - the number of bits that could be corrected
>> + * (1 - HW, 4 - SW BCH4)
>> + */
>> +int __maybe_unused fsmc_nand_switch_ecc(uint32_t eccstrength)
>
> What calls this function? You didn't CC me on the rest of the patchset...
> I'm guessing it's a copy-and-paste of what arch/arm/cpu/armv7/omap3/board.c
> does?
Yes.
>> +{
>> + struct nand_chip *nand;
>> + struct mtd_info *mtd;
>> + int err;
>> +
>> + mtd = &nand_info[nand_curr_device];
>> + nand = mtd->priv;
>> +
>> + /* Setup the ecc configurations again */
>> + if (eccstrength == 1) {
>> + nand->ecc.mode = NAND_ECC_HW;
>> + nand->ecc.bytes = 3;
>> + nand->ecc.strength = 1;
>> + nand->ecc.layout = &fsmc_ecc1_layout;
>> + nand->ecc.correct = nand_correct_data;
>> + } else {
>> + nand->ecc.mode = NAND_ECC_SOFT_BCH;
>> + nand->ecc.calculate = nand_bch_calculate_ecc;
>> + nand->ecc.correct = nand_bch_correct_data;
>> + nand->ecc.bytes = 7;
>> + nand->ecc.strength = 4;
>> + nand->ecc.layout = NULL;
>> + }
>
> nand_scan_tail() should already set .caclulate, .correct, and .bytes for
> NAND_ECC_SOFT_BCH.
Yes, thanks for pointing this out.
> When switching from BCH to HW, how does .calculate get set back to
> fsmc_read_hwecc?
Probably not at all. I must have missed testing this.
> What stops this from being called with FSMC_VER8 which appears to have BCH8
> hw ecc?
This function will not be called by any platform that supports FSMC_VER8
- only from SPEArxxx. Which unfortunately only supports 1 bit HW ECC. I
could add a comment to make this clear.
Thanks,
Stefan
^ permalink raw reply [flat|nested] 11+ messages in thread
* [U-Boot] [PATCH 1/4 v3] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
2015-09-02 12:29 [U-Boot] [PATCH 1/4 v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600 Stefan Roese
2015-09-10 22:31 ` Scott Wood
@ 2015-09-11 6:23 ` Stefan Roese
2015-09-11 18:02 ` Scott Wood
2015-09-12 12:50 ` [U-Boot] [U-Boot, 1/4, v2] " Tom Rini
2 siblings, 1 reply; 11+ messages in thread
From: Stefan Roese @ 2015-09-11 6:23 UTC (permalink / raw)
To: u-boot
This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This can
be used by boards equipped with a NAND chip that requires 4-bit ECC strength.
The SPEAr600 HW ECC only supports 1-bit ECC strength.
To enable SW BCH4, you need to specify this in your config header:
And use the command "nandecc bch4" to select this ECC scheme upon runtime.
Tested on SPEAr600 x600 board.
Signed-off-by: Stefan Roese <sr@denx.de>
Cc: Scott Wood <scottwood@freescale.com>
Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
---
v3:
- Don't set .caclulate, .correct, and .bytes for NAND_ECC_SOFT_BCH as this
will be done in nand_scan_tail()
- Set .caclulate back to fsmc_read_hwecc() in the HW case
- Added comment that this function will only be called on SPEAr platforms,
not supporting the BCH8 HW ECC (FSMC_VER8)
v2:
- Removed err = 0 initialization as suggested by Viresh
- Completed the commit text
- Added Viresh's Acked-by
drivers/mtd/nand/fsmc_nand.c | 47 ++++++++++++++++++++++++++++++++++++++++++++
1 file changed, 47 insertions(+)
diff --git a/drivers/mtd/nand/fsmc_nand.c b/drivers/mtd/nand/fsmc_nand.c
index 567eff0..fe57b16 100644
--- a/drivers/mtd/nand/fsmc_nand.c
+++ b/drivers/mtd/nand/fsmc_nand.c
@@ -390,6 +390,53 @@ static int fsmc_read_page_hwecc(struct mtd_info *mtd, struct nand_chip *chip,
return 0;
}
+#ifndef CONFIG_SPL_BUILD
+/*
+ * fsmc_nand_switch_ecc - switch the ECC operation between different engines
+ *
+ * @eccstrength - the number of bits that could be corrected
+ * (1 - HW, 4 - SW BCH4)
+ */
+int __maybe_unused fsmc_nand_switch_ecc(uint32_t eccstrength)
+{
+ struct nand_chip *nand;
+ struct mtd_info *mtd;
+ int err;
+
+ /*
+ * This functions is only called on SPEAr600 platforms, supporting
+ * 1 bit HW ECC. The BCH8 HW ECC (FSMC_VER8) from the ST-Ericsson
+ * Nomadik SoC is currently supporting this fsmc_nand_switch_ecc()
+ * function, as it doesn't need to switch to a different ECC layout.
+ */
+ mtd = &nand_info[nand_curr_device];
+ nand = mtd->priv;
+
+ /* Setup the ecc configurations again */
+ if (eccstrength == 1) {
+ nand->ecc.mode = NAND_ECC_HW;
+ nand->ecc.bytes = 3;
+ nand->ecc.strength = 1;
+ nand->ecc.layout = &fsmc_ecc1_layout;
+ nand->ecc.calculate = fsmc_read_hwecc;
+ nand->ecc.correct = nand_correct_data;
+ } else {
+ /*
+ * .calculate .correct and .bytes will be set in
+ * nand_scan_tail()
+ */
+ nand->ecc.mode = NAND_ECC_SOFT_BCH;
+ nand->ecc.strength = 4;
+ nand->ecc.layout = NULL;
+ }
+
+ /* Update NAND handling after ECC mode switch */
+ err = nand_scan_tail(mtd);
+
+ return err;
+}
+#endif /* CONFIG_SPL_BUILD */
+
int fsmc_nand_init(struct nand_chip *nand)
{
static int chip_nr;
--
2.5.1
^ permalink raw reply related [flat|nested] 11+ messages in thread
* [U-Boot] [PATCH 1/4 v3] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
2015-09-11 6:23 ` [U-Boot] [PATCH 1/4 v3] " Stefan Roese
@ 2015-09-11 18:02 ` Scott Wood
0 siblings, 0 replies; 11+ messages in thread
From: Scott Wood @ 2015-09-11 18:02 UTC (permalink / raw)
To: u-boot
On Fri, 2015-09-11 at 08:23 +0200, Stefan Roese wrote:
> This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This can
> be used by boards equipped with a NAND chip that requires 4-bit ECC
> strength.
> The SPEAr600 HW ECC only supports 1-bit ECC strength.
>
> To enable SW BCH4, you need to specify this in your config header:
>
> And use the command "nandecc bch4" to select this ECC scheme upon runtime.
>
> Tested on SPEAr600 x600 board.
>
> Signed-off-by: Stefan Roese <sr@denx.de>
> Cc: Scott Wood <scottwood@freescale.com>
> Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
> ---
> v3:
> - Don't set .caclulate, .correct, and .bytes for NAND_ECC_SOFT_BCH as this
> will be done in nand_scan_tail()
> - Set .caclulate back to fsmc_read_hwecc() in the HW case
> - Added comment that this function will only be called on SPEAr platforms,
> not supporting the BCH8 HW ECC (FSMC_VER8)
>
> v2:
> - Removed err = 0 initialization as suggested by Viresh
> - Completed the commit text
> - Added Viresh's Acked-by
>
> drivers/mtd/nand/fsmc_nand.c | 47
> ++++++++++++++++++++++++++++++++++++++++++++
> 1 file changed, 47 insertions(+)
>
> diff --git a/drivers/mtd/nand/fsmc_nand.c b/drivers/mtd/nand/fsmc_nand.c
> index 567eff0..fe57b16 100644
> --- a/drivers/mtd/nand/fsmc_nand.c
> +++ b/drivers/mtd/nand/fsmc_nand.c
> @@ -390,6 +390,53 @@ static int fsmc_read_page_hwecc(struct mtd_info *mtd,
> struct nand_chip *chip,
> return 0;
> }
>
> +#ifndef CONFIG_SPL_BUILD
> +/*
> + * fsmc_nand_switch_ecc - switch the ECC operation between different
> engines
> + *
> + * @eccstrength - the number of bits that could be corrected
> + * (1 - HW, 4 - SW BCH4)
> + */
> +int __maybe_unused fsmc_nand_switch_ecc(uint32_t eccstrength)
Why do you need __maybe_unused on a non-static function?
> +{
> + struct nand_chip *nand;
> + struct mtd_info *mtd;
> + int err;
> +
> + /*
> + * This functions is only called on SPEAr600 platforms, supporting
> + * 1 bit HW ECC. The BCH8 HW ECC (FSMC_VER8) from the ST-Ericsson
> + * Nomadik SoC is currently supporting this fsmc_nand_switch_ecc()
> + * function, as it doesn't need to switch to a different ECC layout.
> + */
> + mtd = &nand_info[nand_curr_device];
> + nand = mtd->priv;
> +
> + /* Setup the ecc configurations again */
> + if (eccstrength == 1) {
> + nand->ecc.mode = NAND_ECC_HW;
> + nand->ecc.bytes = 3;
> + nand->ecc.strength = 1;
> + nand->ecc.layout = &fsmc_ecc1_layout;
> + nand->ecc.calculate = fsmc_read_hwecc;
> + nand->ecc.correct = nand_correct_data;
> + } else {
> + /*
> + * .calculate .correct and .bytes will be set in
> + * nand_scan_tail()
> + */
> + nand->ecc.mode = NAND_ECC_SOFT_BCH;
> + nand->ecc.strength = 4;
> + nand->ecc.layout = NULL;
> + }
Even though you say this function will currently not be called on systems
with BCH8 hardware, it would be good to at least test explicitly for
eccstrength == 4 and error out if something other than 1 or 4 is requested.
-Scott
^ permalink raw reply [flat|nested] 11+ messages in thread
* [U-Boot] [U-Boot, 1/4, v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
2015-09-02 12:29 [U-Boot] [PATCH 1/4 v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600 Stefan Roese
2015-09-10 22:31 ` Scott Wood
2015-09-11 6:23 ` [U-Boot] [PATCH 1/4 v3] " Stefan Roese
@ 2015-09-12 12:50 ` Tom Rini
2015-09-12 14:36 ` Scott Wood
2 siblings, 1 reply; 11+ messages in thread
From: Tom Rini @ 2015-09-12 12:50 UTC (permalink / raw)
To: u-boot
On Wed, Sep 02, 2015 at 02:29:12PM +0200, Stefan Roese wrote:
> This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This can
> be used by boards equipped with a NAND chip that requires 4-bit ECC strength.
> The SPEAr600 HW ECC only supports 1-bit ECC strength.
>
> To enable SW BCH4, you need to specify this in your config header:
>
> #define CONFIG_NAND_ECC_BCH
> #define CONFIG_BCH
>
> And use the command "nandecc bch4" to select this ECC scheme upon runtime.
>
> Tested on SPEAr600 x600 board.
>
> Signed-off-by: Stefan Roese <sr@denx.de>
> Cc: Scott Wood <scottwood@freescale.com>
> Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
Applied to u-boot/master, thanks!
--
Tom
-------------- next part --------------
A non-text attachment was scrubbed...
Name: signature.asc
Type: application/pgp-signature
Size: 836 bytes
Desc: Digital signature
URL: <http://lists.denx.de/pipermail/u-boot/attachments/20150912/cfe26b66/attachment.sig>
^ permalink raw reply [flat|nested] 11+ messages in thread
* [U-Boot] [U-Boot, 1/4, v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
2015-09-12 12:50 ` [U-Boot] [U-Boot, 1/4, v2] " Tom Rini
@ 2015-09-12 14:36 ` Scott Wood
2015-09-12 14:46 ` Tom Rini
0 siblings, 1 reply; 11+ messages in thread
From: Scott Wood @ 2015-09-12 14:36 UTC (permalink / raw)
To: u-boot
On Sat, 2015-09-12 at 08:50 -0400, Tom Rini wrote:
> On Wed, Sep 02, 2015 at 02:29:12PM +0200, Stefan Roese wrote:
>
> > This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This can
> > be used by boards equipped with a NAND chip that requires 4-bit ECC
> > strength.
> > The SPEAr600 HW ECC only supports 1-bit ECC strength.
> >
> > To enable SW BCH4, you need to specify this in your config header:
> >
> > #define CONFIG_NAND_ECC_BCH
> > #define CONFIG_BCH
> >
> > And use the command "nandecc bch4" to select this ECC scheme upon runtime.
> >
> > Tested on SPEAr600 x600 board.
> >
> > Signed-off-by: Stefan Roese <sr@denx.de>
> > Cc: Scott Wood <scottwood@freescale.com>
> > Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
>
> Applied to u-boot/master, thanks!
>
There's a v3, and some minor comments even on that one...
-Scott
^ permalink raw reply [flat|nested] 11+ messages in thread
* [U-Boot] [U-Boot, 1/4, v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
2015-09-12 14:36 ` Scott Wood
@ 2015-09-12 14:46 ` Tom Rini
2015-09-12 14:46 ` Scott Wood
0 siblings, 1 reply; 11+ messages in thread
From: Tom Rini @ 2015-09-12 14:46 UTC (permalink / raw)
To: u-boot
On Sat, Sep 12, 2015 at 09:36:54AM -0500, Scott Wood wrote:
> On Sat, 2015-09-12 at 08:50 -0400, Tom Rini wrote:
> > On Wed, Sep 02, 2015 at 02:29:12PM +0200, Stefan Roese wrote:
> >
> > > This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This can
> > > be used by boards equipped with a NAND chip that requires 4-bit ECC
> > > strength.
> > > The SPEAr600 HW ECC only supports 1-bit ECC strength.
> > >
> > > To enable SW BCH4, you need to specify this in your config header:
> > >
> > > #define CONFIG_NAND_ECC_BCH
> > > #define CONFIG_BCH
> > >
> > > And use the command "nandecc bch4" to select this ECC scheme upon runtime.
> > >
> > > Tested on SPEAr600 x600 board.
> > >
> > > Signed-off-by: Stefan Roese <sr@denx.de>
> > > Cc: Scott Wood <scottwood@freescale.com>
> > > Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
> >
> > Applied to u-boot/master, thanks!
> >
>
> There's a v3, and some minor comments even on that one...
Mutter, sorry. Would you rather a revert of the series or just
incremental on top?
And aside, this is one reason I prefer resends of the whole series for
anything non-trivial. 6 or 9 patches in patchwork is a lot clear that
"oh, still in progress" as I clean things up rather than 1.
--
Tom
-------------- next part --------------
A non-text attachment was scrubbed...
Name: signature.asc
Type: application/pgp-signature
Size: 836 bytes
Desc: Digital signature
URL: <http://lists.denx.de/pipermail/u-boot/attachments/20150912/74763294/attachment.sig>
^ permalink raw reply [flat|nested] 11+ messages in thread
* [U-Boot] [U-Boot, 1/4, v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
2015-09-12 14:46 ` Tom Rini
@ 2015-09-12 14:46 ` Scott Wood
2015-09-12 15:20 ` Tom Rini
0 siblings, 1 reply; 11+ messages in thread
From: Scott Wood @ 2015-09-12 14:46 UTC (permalink / raw)
To: u-boot
On Sat, 2015-09-12 at 10:46 -0400, Tom Rini wrote:
> On Sat, Sep 12, 2015 at 09:36:54AM -0500, Scott Wood wrote:
> > On Sat, 2015-09-12 at 08:50 -0400, Tom Rini wrote:
> > > On Wed, Sep 02, 2015 at 02:29:12PM +0200, Stefan Roese wrote:
> > >
> > > > This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This
> > > > can
> > > > be used by boards equipped with a NAND chip that requires 4-bit ECC
> > > > strength.
> > > > The SPEAr600 HW ECC only supports 1-bit ECC strength.
> > > >
> > > > To enable SW BCH4, you need to specify this in your config header:
> > > >
> > > > #define CONFIG_NAND_ECC_BCH
> > > > #define CONFIG_BCH
> > > >
> > > > And use the command "nandecc bch4" to select this ECC scheme upon
> > > > runtime.
> > > >
> > > > Tested on SPEAr600 x600 board.
> > > >
> > > > Signed-off-by: Stefan Roese <sr@denx.de>
> > > > Cc: Scott Wood <scottwood@freescale.com>
> > > > Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
> > >
> > > Applied to u-boot/master, thanks!
> > >
> >
> > There's a v3, and some minor comments even on that one...
>
> Mutter, sorry. Would you rather a revert of the series or just
> incremental on top?
Either is fine -- I just wanted to make sure it didn't get forgotten.
-Scott
^ permalink raw reply [flat|nested] 11+ messages in thread
* [U-Boot] [U-Boot, 1/4, v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
2015-09-12 14:46 ` Scott Wood
@ 2015-09-12 15:20 ` Tom Rini
2015-09-14 5:30 ` Stefan Roese
0 siblings, 1 reply; 11+ messages in thread
From: Tom Rini @ 2015-09-12 15:20 UTC (permalink / raw)
To: u-boot
On Sat, Sep 12, 2015 at 09:46:51AM -0500, Scott Wood wrote:
> On Sat, 2015-09-12 at 10:46 -0400, Tom Rini wrote:
> > On Sat, Sep 12, 2015 at 09:36:54AM -0500, Scott Wood wrote:
> > > On Sat, 2015-09-12 at 08:50 -0400, Tom Rini wrote:
> > > > On Wed, Sep 02, 2015 at 02:29:12PM +0200, Stefan Roese wrote:
> > > >
> > > > > This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This
> > > > > can
> > > > > be used by boards equipped with a NAND chip that requires 4-bit ECC
> > > > > strength.
> > > > > The SPEAr600 HW ECC only supports 1-bit ECC strength.
> > > > >
> > > > > To enable SW BCH4, you need to specify this in your config header:
> > > > >
> > > > > #define CONFIG_NAND_ECC_BCH
> > > > > #define CONFIG_BCH
> > > > >
> > > > > And use the command "nandecc bch4" to select this ECC scheme upon
> > > > > runtime.
> > > > >
> > > > > Tested on SPEAr600 x600 board.
> > > > >
> > > > > Signed-off-by: Stefan Roese <sr@denx.de>
> > > > > Cc: Scott Wood <scottwood@freescale.com>
> > > > > Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
> > > >
> > > > Applied to u-boot/master, thanks!
> > > >
> > >
> > > There's a v3, and some minor comments even on that one...
> >
> > Mutter, sorry. Would you rather a revert of the series or just
> > incremental on top?
>
> Either is fine -- I just wanted to make sure it didn't get forgotten.
OK, Stefan, please do an incremental on top of master now to cover
what's been noted in v3, thanks!
--
Tom
-------------- next part --------------
A non-text attachment was scrubbed...
Name: signature.asc
Type: application/pgp-signature
Size: 836 bytes
Desc: Digital signature
URL: <http://lists.denx.de/pipermail/u-boot/attachments/20150912/b874b8e3/attachment.sig>
^ permalink raw reply [flat|nested] 11+ messages in thread
* [U-Boot] [U-Boot, 1/4, v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600
2015-09-12 15:20 ` Tom Rini
@ 2015-09-14 5:30 ` Stefan Roese
0 siblings, 0 replies; 11+ messages in thread
From: Stefan Roese @ 2015-09-14 5:30 UTC (permalink / raw)
To: u-boot
On 12.09.2015 17:20, Tom Rini wrote:
> On Sat, Sep 12, 2015 at 09:46:51AM -0500, Scott Wood wrote:
>> On Sat, 2015-09-12 at 10:46 -0400, Tom Rini wrote:
>>> On Sat, Sep 12, 2015 at 09:36:54AM -0500, Scott Wood wrote:
>>>> On Sat, 2015-09-12 at 08:50 -0400, Tom Rini wrote:
>>>>> On Wed, Sep 02, 2015 at 02:29:12PM +0200, Stefan Roese wrote:
>>>>>
>>>>>> This patch adds support for 4-bit ECC BCH4 for the SPEAr600 SoC. This
>>>>>> can
>>>>>> be used by boards equipped with a NAND chip that requires 4-bit ECC
>>>>>> strength.
>>>>>> The SPEAr600 HW ECC only supports 1-bit ECC strength.
>>>>>>
>>>>>> To enable SW BCH4, you need to specify this in your config header:
>>>>>>
>>>>>> #define CONFIG_NAND_ECC_BCH
>>>>>> #define CONFIG_BCH
>>>>>>
>>>>>> And use the command "nandecc bch4" to select this ECC scheme upon
>>>>>> runtime.
>>>>>>
>>>>>> Tested on SPEAr600 x600 board.
>>>>>>
>>>>>> Signed-off-by: Stefan Roese <sr@denx.de>
>>>>>> Cc: Scott Wood <scottwood@freescale.com>
>>>>>> Acked-by: Viresh Kumar <viresh.kumar@linaro.org>
>>>>>
>>>>> Applied to u-boot/master, thanks!
>>>>>
>>>>
>>>> There's a v3, and some minor comments even on that one...
>>>
>>> Mutter, sorry. Would you rather a revert of the series or just
>>> incremental on top?
>>
>> Either is fine -- I just wanted to make sure it didn't get forgotten.
>
> OK, Stefan, please do an incremental on top of master now to cover
> what's been noted in v3, thanks!
Sure.
Thanks,
Stefan
^ permalink raw reply [flat|nested] 11+ messages in thread
end of thread, other threads:[~2015-09-14 5:30 UTC | newest]
Thread overview: 11+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2015-09-02 12:29 [U-Boot] [PATCH 1/4 v2] mtd: nand: fsmc: Add BCH4 SW ECC support for SPEAr600 Stefan Roese
2015-09-10 22:31 ` Scott Wood
2015-09-11 5:56 ` Stefan Roese
2015-09-11 6:23 ` [U-Boot] [PATCH 1/4 v3] " Stefan Roese
2015-09-11 18:02 ` Scott Wood
2015-09-12 12:50 ` [U-Boot] [U-Boot, 1/4, v2] " Tom Rini
2015-09-12 14:36 ` Scott Wood
2015-09-12 14:46 ` Tom Rini
2015-09-12 14:46 ` Scott Wood
2015-09-12 15:20 ` Tom Rini
2015-09-14 5:30 ` Stefan Roese
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox