public inbox for u-boot@lists.denx.de
 help / color / mirror / Atom feed
* [U-Boot-Users] Burst I/O on PPC440GP
@ 2005-10-06 17:37 Gregg Nemas
  2005-10-06 20:07 ` Stefan Roese
  0 siblings, 1 reply; 4+ messages in thread
From: Gregg Nemas @ 2005-10-06 17:37 UTC (permalink / raw)
  To: u-boot

I am trying to perform I/O with a device attached to the external peripheral bus
on a PPC440GP embedded processor. I am able to address the device and read and
write to it, but I am only able to do non-burst I/O. Do I need to do something
special to enable burst transactions? I've programmed the EBC0_B5CR and
EBC0_B5AP device control registers appropriately to enable burst mode, but the
transactions are still single I/O.

I've been testing this by using the u-boot mw.l command. Do I need to use
PPC-specific instructions to perform burst I/O, or should an ordinary programmed
I/O (using 32-bit write operations) be automatically queued up and converted to
burst transactions?

The TLB I've added for the I/O region has the caching inhibit (I) and guarded
(G) bits set. Does caching or speculative access need to be enabled to allow
bursting? Even if I added a TLB entry, it wouldn't do me any good in Linux,
since it manages TLBs itself. So how would I do this from a Linux kernel driver?

Thanks.

Gregg

^ permalink raw reply	[flat|nested] 4+ messages in thread

end of thread, other threads:[~2005-10-06 20:54 UTC | newest]

Thread overview: 4+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2005-10-06 17:37 [U-Boot-Users] Burst I/O on PPC440GP Gregg Nemas
2005-10-06 20:07 ` Stefan Roese
2005-10-06 20:40   ` [U-Boot-Users] " Gregg Nemas
2005-10-06 20:54     ` Chuck Gales

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox