public inbox for u-boot@lists.denx.de
 help / color / mirror / Atom feed
From: Leo Liang <ycliang@andestech.com>
To: <trini@konsulko.com>
Cc: <u-boot@lists.denx.de>, <rick@andestech.com>
Subject: [PULL] u-boot-riscv/next
Date: Wed, 16 Jun 2021 15:44:01 +0800	[thread overview]
Message-ID: <20210616074401.GK6791@andestech.com> (raw)

Hi Tom,

Please pull u-boot-riscv/next into -next.

The following changes on the "next" branch since commit c4737cd594b5c4c47aff789fc53f7dd36ed03c94:

  Merge tag 'xilinx-for-v2021.07-rc5' of https://source.denx.de/u-boot/custodians/u-boot-microblaze (2021-06-11 08:29:34 -0400)

are available in the Git repository at:

  git@source.denx.de:u-boot/custodians/u-boot-riscv.git 

for you to fetch changes up to efbcd66af3c83b14efb72eb38f73cd4af8128208:

  test: Add K210 PLL tests to sandbox defconfigs (2021-06-16 10:04:23 +0800)

CI result shows no issue: https://source.denx.de/u-boot/custodians/u-boot-riscv/-/pipelines/7856

----------------------------------------------------------------
Bin Meng (6):
      riscv: ae350: dts: Add SPDX license header
      riscv: ae350: dts: Remove the unnecessary space in bootargs
      riscv: ae350: dts: Remove the unnecessary #address-cells in plic nodes
      riscv: ae350: dts: Fix #interrupt-cells for plic0 in 32-bit
      riscv: ae350: dts: Add missing "u-boot, dm-spl" for SPL config
      riscv: ae350: doc: Remove CONFIG_SKIP_LOWLEVEL_INIT

Sean Anderson (11):
      clk: Allow force setting clock defaults before relocation
      clk: k210: Rewrite to remove CCF
      clk: k210: Move pll into the rest of the driver
      clk: k210: Implement soc_clk_dump
      clk: k210: Re-add support for setting rate
      clk: k210: Don't set PLL rates if we are already at the correct rate
      clk: k210: Remove bypass driver
      clk: k210: Move k210 clock out of its own subdirectory
      k210: dts: Set PLL1 to the same rate as PLL0
      k210: Don't imply CCF
      test: Add K210 PLL tests to sandbox defconfigs

 MAINTAINERS                             |    4 +-
 arch/riscv/dts/ae350-u-boot.dtsi        |   52 ++
 arch/riscv/dts/ae350_32.dts             |    9 +-
 arch/riscv/dts/ae350_64.dts             |    7 +-
 arch/riscv/dts/k210.dtsi                |    2 +
 board/sipeed/maix/Kconfig               |    2 -
 configs/sandbox64_defconfig             |    2 +
 configs/sandbox_defconfig               |    2 +
 configs/sandbox_flattree_defconfig      |    2 +
 configs/sipeed_maix_bitm_defconfig      |    2 +-
 doc/board/AndesTech/ax25-ae350.rst      |   19 +-
 drivers/clk/Kconfig                     |   14 +-
 drivers/clk/Makefile                    |    2 +-
 drivers/clk/clk-uclass.c                |   27 +-
 drivers/clk/clk_kendryte.c              | 1320 +++++++++++++++++++++++++++++++
 drivers/clk/kendryte/Kconfig            |   12 -
 drivers/clk/kendryte/Makefile           |    1 -
 drivers/clk/kendryte/bypass.c           |  273 -------
 drivers/clk/kendryte/clk.c              |  668 ----------------
 drivers/clk/kendryte/pll.c              |  585 --------------
 drivers/clk/rockchip/clk_rk3308.c       |    2 +-
 drivers/core/device.c                   |    2 +-
 drivers/net/gmac_rockchip.c             |    2 +-
 include/clk.h                           |   30 +-
 include/dt-bindings/clock/k210-sysctl.h |   94 ++-
 include/kendryte/bypass.h               |   31 -
 include/kendryte/clk.h                  |   35 -
 include/kendryte/pll.h                  |   34 -
 28 files changed, 1502 insertions(+), 1733 deletions(-)
 create mode 100644 arch/riscv/dts/ae350-u-boot.dtsi
 create mode 100644 drivers/clk/clk_kendryte.c
 delete mode 100644 drivers/clk/kendryte/Kconfig
 delete mode 100644 drivers/clk/kendryte/Makefile
 delete mode 100644 drivers/clk/kendryte/bypass.c
 delete mode 100644 drivers/clk/kendryte/clk.c
 delete mode 100644 drivers/clk/kendryte/pll.c
 delete mode 100644 include/kendryte/bypass.h
 delete mode 100644 include/kendryte/clk.h

 Best regards,
 Leo

             reply	other threads:[~2021-06-16  7:44 UTC|newest]

Thread overview: 15+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2021-06-16  7:44 Leo Liang [this message]
2021-06-16  8:07 ` [PULL] u-boot-riscv/next Bin Meng
2021-06-16  8:28   ` Leo Liang
2021-06-16 12:06     ` Tom Rini
  -- strict thread matches above, loose matches on Subject: below --
2022-09-26  7:39 Leo Liang
2022-09-27 12:53 ` Tom Rini
2023-09-21  1:28 Leo Liang
2023-09-21 19:56 ` Tom Rini
2024-09-12  6:39 Leo Liang
2024-09-12 17:44 ` Tom Rini
2025-06-03  6:45 Leo Liang
2025-06-05 20:05 ` Tom Rini
2025-06-08  2:37   ` Yao Zi
2025-06-09  8:04     ` Leo Liang
2025-06-30 12:02     ` Leo Liang

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20210616074401.GK6791@andestech.com \
    --to=ycliang@andestech.com \
    --cc=rick@andestech.com \
    --cc=trini@konsulko.com \
    --cc=u-boot@lists.denx.de \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox