From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from phobos.denx.de (phobos.denx.de [85.214.62.61]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.lore.kernel.org (Postfix) with ESMTPS id 0FBCBC4321E for ; Sun, 4 Dec 2022 14:31:16 +0000 (UTC) Received: from h2850616.stratoserver.net (localhost [IPv6:::1]) by phobos.denx.de (Postfix) with ESMTP id 6B0DF852E2; Sun, 4 Dec 2022 15:31:14 +0100 (CET) Authentication-Results: phobos.denx.de; dmarc=pass (p=none dis=none) header.from=intel.com Authentication-Results: phobos.denx.de; spf=pass smtp.mailfrom=u-boot-bounces@lists.denx.de Authentication-Results: phobos.denx.de; dkim=pass (2048-bit key; unprotected) header.d=intel.com header.i=@intel.com header.b="CdkRYqx0"; dkim-atps=neutral Received: by phobos.denx.de (Postfix, from userid 109) id EE8DE852BD; Sun, 4 Dec 2022 15:31:12 +0100 (CET) Received: from mga14.intel.com (mga14.intel.com [192.55.52.115]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by phobos.denx.de (Postfix) with ESMTPS id 6449E852E2 for ; Sun, 4 Dec 2022 15:31:10 +0100 (CET) Authentication-Results: phobos.denx.de; dmarc=pass (p=none dis=none) header.from=intel.com Authentication-Results: phobos.denx.de; spf=none smtp.mailfrom=jitloonl@ecsmtp.png.intel.com DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1670164270; x=1701700270; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=6QOasw01KAZlrx9eJKNhnNbrgAWm8ha3bcY0SzOydfs=; b=CdkRYqx0ab+NSaNzi16rte1TLjK3p/JWSjHsHfh6MPZ6HgEk0dsO3+FB JGQx/Zy44OcC7XxIUnRboQOSOASYzzSGwv6IcISTWC00wr3QMW548e2JD 8Y4m6WKPVg0LHa7+I2J/ynIseDC81ffddieOx8dkGhs5pXIbzPZ63wXUU YrSWjxuPy+V2cihFCzc0TRMG5mQaMA72VBtnX0qjYEQf+E3Y3GQR9243u TpQwqpMMY1i4LDjO1B0Ll27aeumA4glTZ7l/BOB+v8z8qjlt7OnLEkBiX abGXUZ24Z+enDciZu8smOook54f3DBztmV7CC1uBiBcOkq2AOtcIPu7VC w==; X-IronPort-AV: E=McAfee;i="6500,9779,10550"; a="316223305" X-IronPort-AV: E=Sophos;i="5.96,217,1665471600"; d="scan'208";a="316223305" Received: from fmsmga007.fm.intel.com ([10.253.24.52]) by fmsmga103.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 04 Dec 2022 06:31:07 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6500,9779,10550"; a="647671513" X-IronPort-AV: E=Sophos;i="5.96,217,1665471600"; d="scan'208";a="647671513" Received: from pglmail07.png.intel.com ([10.221.193.207]) by fmsmga007.fm.intel.com with ESMTP; 04 Dec 2022 06:31:03 -0800 Received: from localhost (pgli0028.png.intel.com [10.221.84.177]) by pglmail07.png.intel.com (Postfix) with ESMTP id B82514822; Sun, 4 Dec 2022 22:31:02 +0800 (+08) Received: by localhost (Postfix, from userid 12048045) id B3CD3E00218; Sun, 4 Dec 2022 22:31:02 +0800 (+08) From: Jit Loon Lim To: u-boot@lists.denx.de Cc: Jagan Teki , Vignesh R , Marek , Simon , Tien Fong , Kok Kiang , Siew Chin , Sin Hui , Raaj , Dinesh , Boon Khai , Alif , Teik Heng , Hazim , Jit Loon Lim , Sieu Mun Tang Subject: [PATCH] ddr: altera: n5x: Fixing debug log typo Date: Sun, 4 Dec 2022 22:31:01 +0800 Message-Id: <20221204143101.8031-1-jit.loon.lim@intel.com> X-Mailer: git-send-email 2.26.2 MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-BeenThere: u-boot@lists.denx.de X-Mailman-Version: 2.1.39 Precedence: list List-Id: U-Boot discussion List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: u-boot-bounces@lists.denx.de Sender: "U-Boot" X-Virus-Scanned: clamav-milter 0.103.6 at phobos.denx.de X-Virus-Status: Clean From: Tien Fong Chee Fixing debug log typo. Signed-off-by: Tien Fong Chee Signed-off-by: Jit Loon Lim --- drivers/ddr/altera/sdram_n5x.c | 12 ++++++------ 1 file changed, 6 insertions(+), 6 deletions(-) diff --git a/drivers/ddr/altera/sdram_n5x.c b/drivers/ddr/altera/sdram_n5x.c index 8a5f0a3df4..b4d52f7ac2 100644 --- a/drivers/ddr/altera/sdram_n5x.c +++ b/drivers/ddr/altera/sdram_n5x.c @@ -2345,7 +2345,7 @@ static void set_cal_res_to_rankctrl(u32 reg_addr, u16 update_value, debug("max value divided by 2 is 0x%x\n", update_value); debug("umclt2 register 0x%x value is 0%x before ", reg_addr, reg); - debug("update with train result\n"); + debug("updating with train result\n"); value = (reg & mask) >> shift; @@ -2365,8 +2365,8 @@ static void set_cal_res_to_rankctrl(u32 reg_addr, u16 update_value, writel((reg & (~mask)) | value, (uintptr_t)reg_addr); reg = readl((uintptr_t)reg_addr); - debug("umclt2 register 0x%x value is 0%x before ", reg_addr, reg); - debug("update with train result\n"); + debug("umclt2 register 0x%x value is 0%x after ", reg_addr, reg); + debug("updating with train result\n"); } /* helper function for updating train result to register */ @@ -2379,7 +2379,7 @@ static void set_cal_res_to_reg(u32 reg_addr, u16 update_value, u32 mask, debug("max value divided by 2 is 0x%x\n", update_value); debug("umclt2 register 0x%x value is 0%x before ", reg_addr, reg); - debug("update with train result\n"); + debug("updating with train result\n"); value = (reg & mask) >> shift; @@ -2389,8 +2389,8 @@ static void set_cal_res_to_reg(u32 reg_addr, u16 update_value, u32 mask, writel((reg & (~mask)) | value, (uintptr_t)reg_addr); reg = readl((uintptr_t)reg_addr); - debug("umclt2 register 0x%x value is 0%x before ", reg_addr, reg); - debug("update with train result\n"); + debug("umclt2 register 0x%x value is 0%x after ", reg_addr, reg); + debug("updating with train result\n"); } static u16 get_max_txdqsdlytg0_ux_p0(struct ddr_handoff *handoff, u32 reg, -- 2.26.2