public inbox for u-boot@lists.denx.de
 help / color / mirror / Atom feed
From: Andre Przywara <andre.przywara@arm.com>
To: Jernej Skrabec <jernej.skrabec@gmail.com>
Cc: jagan@amarulasolutions.com, u-boot@lists.denx.de
Subject: Re: [PATCH 2/8] sunxi: cosmetic: Fix H616 DRAM driver code style
Date: Wed, 4 Jan 2023 00:36:09 +0000	[thread overview]
Message-ID: <20230104003609.674d37ba@slackpad.lan> (raw)
In-Reply-To: <20221211163213.98540-3-jernej.skrabec@gmail.com>

On Sun, 11 Dec 2022 17:32:07 +0100
Jernej Skrabec <jernej.skrabec@gmail.com> wrote:

Hi,

> Fix code style for pointer declaration. This is just cosmetic change to
> avoid checkpatch errors in later commits.
> 
> Signed-off-by: Jernej Skrabec <jernej.skrabec@gmail.com>

confirmed to be just s/(u32\*)/(u32 *)/:

Reviewed-by: Andre Przywara <andre.przywara@arm.com>

Cheers,
Andre

> ---
>  arch/arm/mach-sunxi/dram_sun50i_h616.c | 74 +++++++++++++-------------
>  1 file changed, 37 insertions(+), 37 deletions(-)
> 
> diff --git a/arch/arm/mach-sunxi/dram_sun50i_h616.c b/arch/arm/mach-sunxi/dram_sun50i_h616.c
> index 039e76224367..49983bf7a1b8 100644
> --- a/arch/arm/mach-sunxi/dram_sun50i_h616.c
> +++ b/arch/arm/mach-sunxi/dram_sun50i_h616.c
> @@ -285,7 +285,7 @@ static bool mctl_phy_write_leveling(struct dram_para *para)
>  	else
>  		val = 3;
>  
> -	mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0x188), val, val);
> +	mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0x188), val, val);
>  
>  	clrbits_le32(SUNXI_DRAM_PHY0_BASE + 8, 4);
>  
> @@ -314,7 +314,7 @@ static bool mctl_phy_write_leveling(struct dram_para *para)
>  		else
>  			val = 3;
>  
> -		mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0x188), val, val);
> +		mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0x188), val, val);
>  
>  		clrbits_le32(SUNXI_DRAM_PHY0_BASE + 8, 4);
>  	}
> @@ -398,26 +398,26 @@ static bool mctl_phy_read_training(struct dram_para *para)
>  	setbits_le32(SUNXI_DRAM_PHY0_BASE + 0x190, 6);
>  	setbits_le32(SUNXI_DRAM_PHY0_BASE + 0x190, 1);
>  
> -	mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0x840), 0xc, 0xc);
> +	mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0x840), 0xc, 0xc);
>  	if (readl(SUNXI_DRAM_PHY0_BASE + 0x840) & 3)
>  		result = false;
>  
>  	if (para->bus_full_width) {
> -		mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0xa40), 0xc, 0xc);
> +		mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0xa40), 0xc, 0xc);
>  		if (readl(SUNXI_DRAM_PHY0_BASE + 0xa40) & 3)
>  			result = false;
>  	}
>  
> -	ptr1 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x898);
> -	ptr2 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x850);
> +	ptr1 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x898);
> +	ptr2 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x850);
>  	for (i = 0; i < 9; i++) {
>  		val1 = readl(&ptr1[i]);
>  		val2 = readl(&ptr2[i]);
>  		if (val1 - val2 <= 6)
>  			result = false;
>  	}
> -	ptr1 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x8bc);
> -	ptr2 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x874);
> +	ptr1 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x8bc);
> +	ptr2 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x874);
>  	for (i = 0; i < 9; i++) {
>  		val1 = readl(&ptr1[i]);
>  		val2 = readl(&ptr2[i]);
> @@ -426,8 +426,8 @@ static bool mctl_phy_read_training(struct dram_para *para)
>  	}
>  
>  	if (para->bus_full_width) {
> -		ptr1 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0xa98);
> -		ptr2 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0xa50);
> +		ptr1 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0xa98);
> +		ptr2 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0xa50);
>  		for (i = 0; i < 9; i++) {
>  			val1 = readl(&ptr1[i]);
>  			val2 = readl(&ptr2[i]);
> @@ -435,8 +435,8 @@ static bool mctl_phy_read_training(struct dram_para *para)
>  				result = false;
>  		}
>  
> -		ptr1 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0xabc);
> -		ptr2 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0xa74);
> +		ptr1 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0xabc);
> +		ptr2 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0xa74);
>  		for (i = 0; i < 9; i++) {
>  			val1 = readl(&ptr1[i]);
>  			val2 = readl(&ptr2[i]);
> @@ -454,12 +454,12 @@ static bool mctl_phy_read_training(struct dram_para *para)
>  		setbits_le32(SUNXI_DRAM_PHY0_BASE + 0x190, 6);
>  		setbits_le32(SUNXI_DRAM_PHY0_BASE + 0x190, 1);
>  
> -		mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0x840), 0xc, 0xc);
> +		mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0x840), 0xc, 0xc);
>  		if (readl(SUNXI_DRAM_PHY0_BASE + 0x840) & 3)
>  			result = false;
>  
>  		if (para->bus_full_width) {
> -			mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0xa40), 0xc, 0xc);
> +			mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0xa40), 0xc, 0xc);
>  			if (readl(SUNXI_DRAM_PHY0_BASE + 0xa40) & 3)
>  				result = false;
>  		}
> @@ -488,26 +488,26 @@ static bool mctl_phy_write_training(struct dram_para *para)
>  	setbits_le32(SUNXI_DRAM_PHY0_BASE + 0x190, 0x10);
>  	setbits_le32(SUNXI_DRAM_PHY0_BASE + 0x190, 0x20);
>  
> -	mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0x8e0), 3, 3);
> +	mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0x8e0), 3, 3);
>  	if (readl(SUNXI_DRAM_PHY0_BASE + 0x8e0) & 0xc)
>  		result = false;
>  
>  	if (para->bus_full_width) {
> -		mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0xae0), 3, 3);
> +		mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0xae0), 3, 3);
>  		if (readl(SUNXI_DRAM_PHY0_BASE + 0xae0) & 0xc)
>  			result = false;
>  	}
>  
> -	ptr1 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x938);
> -	ptr2 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x8f0);
> +	ptr1 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x938);
> +	ptr2 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x8f0);
>  	for (i = 0; i < 9; i++) {
>  		val1 = readl(&ptr1[i]);
>  		val2 = readl(&ptr2[i]);
>  		if (val1 - val2 <= 6)
>  			result = false;
>  	}
> -	ptr1 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x95c);
> -	ptr2 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x914);
> +	ptr1 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x95c);
> +	ptr2 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x914);
>  	for (i = 0; i < 9; i++) {
>  		val1 = readl(&ptr1[i]);
>  		val2 = readl(&ptr2[i]);
> @@ -516,16 +516,16 @@ static bool mctl_phy_write_training(struct dram_para *para)
>  	}
>  
>  	if (para->bus_full_width) {
> -		ptr1 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0xb38);
> -		ptr2 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0xaf0);
> +		ptr1 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0xb38);
> +		ptr2 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0xaf0);
>  		for (i = 0; i < 9; i++) {
>  			val1 = readl(&ptr1[i]);
>  			val2 = readl(&ptr2[i]);
>  			if (val1 - val2 <= 6)
>  				result = false;
>  		}
> -		ptr1 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0xb5c);
> -		ptr2 = (u32*)(SUNXI_DRAM_PHY0_BASE + 0xb14);
> +		ptr1 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0xb5c);
> +		ptr2 = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0xb14);
>  		for (i = 0; i < 9; i++) {
>  			val1 = readl(&ptr1[i]);
>  			val2 = readl(&ptr2[i]);
> @@ -542,12 +542,12 @@ static bool mctl_phy_write_training(struct dram_para *para)
>  		setbits_le32(SUNXI_DRAM_PHY0_BASE + 0x190, 0x10);
>  		setbits_le32(SUNXI_DRAM_PHY0_BASE + 0x190, 0x20);
>  
> -		mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0x8e0), 3, 3);
> +		mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0x8e0), 3, 3);
>  		if (readl(SUNXI_DRAM_PHY0_BASE + 0x8e0) & 0xc)
>  			result = false;
>  
>  		if (para->bus_full_width) {
> -			mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0xae0), 3, 3);
> +			mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0xae0), 3, 3);
>  			if (readl(SUNXI_DRAM_PHY0_BASE + 0xae0) & 0xc)
>  				result = false;
>  		}
> @@ -569,7 +569,7 @@ static bool mctl_phy_bit_delay_compensation(struct dram_para *para)
>  	setbits_le32(SUNXI_DRAM_PHY0_BASE + 8, 8);
>  	clrbits_le32(SUNXI_DRAM_PHY0_BASE + 0x190, 0x10);
>  
> -	ptr = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x484);
> +	ptr = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x484);
>  	for (i = 0; i < 9; i++) {
>  		writel_relaxed(0x16, ptr);
>  		writel_relaxed(0x16, ptr + 0x30);
> @@ -580,7 +580,7 @@ static bool mctl_phy_bit_delay_compensation(struct dram_para *para)
>  	writel_relaxed(0x1c, SUNXI_DRAM_PHY0_BASE + 0x4cc);
>  	writel_relaxed(0x1c, SUNXI_DRAM_PHY0_BASE + 0x58c);
>  
> -	ptr = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x4d8);
> +	ptr = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x4d8);
>  	for (i = 0; i < 9; i++) {
>  		writel_relaxed(0x1a, ptr);
>  		writel_relaxed(0x1a, ptr + 0x30);
> @@ -591,7 +591,7 @@ static bool mctl_phy_bit_delay_compensation(struct dram_para *para)
>  	writel_relaxed(0x1e, SUNXI_DRAM_PHY0_BASE + 0x520);
>  	writel_relaxed(0x1e, SUNXI_DRAM_PHY0_BASE + 0x5e0);
>  
> -	ptr = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x604);
> +	ptr = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x604);
>  	for (i = 0; i < 9; i++) {
>  		writel_relaxed(0x1a, ptr);
>  		writel_relaxed(0x1a, ptr + 0x30);
> @@ -602,7 +602,7 @@ static bool mctl_phy_bit_delay_compensation(struct dram_para *para)
>  	writel_relaxed(0x1e, SUNXI_DRAM_PHY0_BASE + 0x64c);
>  	writel_relaxed(0x1e, SUNXI_DRAM_PHY0_BASE + 0x70c);
>  
> -	ptr = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x658);
> +	ptr = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x658);
>  	for (i = 0; i < 9; i++) {
>  		writel_relaxed(0x1a, ptr);
>  		writel_relaxed(0x1a, ptr + 0x30);
> @@ -621,7 +621,7 @@ static bool mctl_phy_bit_delay_compensation(struct dram_para *para)
>  	clrbits_le32(SUNXI_DRAM_PHY0_BASE + 0x54, 0x80);
>  	clrbits_le32(SUNXI_DRAM_PHY0_BASE + 0x190, 4);
>  
> -	ptr = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x480);
> +	ptr = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x480);
>  	for (i = 0; i < 9; i++) {
>  		writel_relaxed(0x10, ptr);
>  		writel_relaxed(0x10, ptr + 0x30);
> @@ -632,7 +632,7 @@ static bool mctl_phy_bit_delay_compensation(struct dram_para *para)
>  	writel_relaxed(0x18, SUNXI_DRAM_PHY0_BASE + 0x4c8);
>  	writel_relaxed(0x18, SUNXI_DRAM_PHY0_BASE + 0x588);
>  
> -	ptr = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x4d4);
> +	ptr = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x4d4);
>  	for (i = 0; i < 9; i++) {
>  		writel_relaxed(0x12, ptr);
>  		writel_relaxed(0x12, ptr + 0x30);
> @@ -643,7 +643,7 @@ static bool mctl_phy_bit_delay_compensation(struct dram_para *para)
>  	writel_relaxed(0x1a, SUNXI_DRAM_PHY0_BASE + 0x51c);
>  	writel_relaxed(0x1a, SUNXI_DRAM_PHY0_BASE + 0x5dc);
>  
> -	ptr = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x600);
> +	ptr = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x600);
>  	for (i = 0; i < 9; i++) {
>  		writel_relaxed(0x12, ptr);
>  		writel_relaxed(0x12, ptr + 0x30);
> @@ -654,7 +654,7 @@ static bool mctl_phy_bit_delay_compensation(struct dram_para *para)
>  	writel_relaxed(0x1a, SUNXI_DRAM_PHY0_BASE + 0x648);
>  	writel_relaxed(0x1a, SUNXI_DRAM_PHY0_BASE + 0x708);
>  
> -	ptr = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x654);
> +	ptr = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x654);
>  	for (i = 0; i < 9; i++) {
>  		writel_relaxed(0x14, ptr);
>  		writel_relaxed(0x14, ptr + 0x30);
> @@ -702,12 +702,12 @@ static bool mctl_phy_init(struct dram_para *para)
>  	writel(9, SUNXI_DRAM_PHY0_BASE + 0x370);
>  	writel(9, SUNXI_DRAM_PHY0_BASE + 0x37c);
>  
> -	ptr = (u32*)(SUNXI_DRAM_PHY0_BASE + 0xc0);
> +	ptr = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0xc0);
>  	for (i = 0; i < ARRAY_SIZE(phy_init); i++)
>  		writel(phy_init[i], &ptr[i]);
>  
>  	if (IS_ENABLED(CONFIG_DRAM_SUN50I_H616_UNKNOWN_FEATURE)) {
> -		ptr = (u32*)(SUNXI_DRAM_PHY0_BASE + 0x780);
> +		ptr = (u32 *)(SUNXI_DRAM_PHY0_BASE + 0x780);
>  		for (i = 0; i < 32; i++)
>  			writel(0x16, &ptr[i]);
>  		writel(0xe, SUNXI_DRAM_PHY0_BASE + 0x78c);
> @@ -738,7 +738,7 @@ static bool mctl_phy_init(struct dram_para *para)
>  
>  	clrbits_le32(SUNXI_DRAM_PHY0_BASE + 0x14c, 8);
>  
> -	mctl_await_completion((u32*)(SUNXI_DRAM_PHY0_BASE + 0x180), 4, 4);
> +	mctl_await_completion((u32 *)(SUNXI_DRAM_PHY0_BASE + 0x180), 4, 4);
>  
>  	writel(0x37, SUNXI_DRAM_PHY0_BASE + 0x58);
>  	clrbits_le32(&mctl_com->unk_0x500, 0x200);


  reply	other threads:[~2023-01-04  0:41 UTC|newest]

Thread overview: 29+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2022-12-11 16:32 [PATCH 0/8] sunxi: Update H616 DRAM driver Jernej Skrabec
2022-12-11 16:32 ` [PATCH 1/8] sunxi: Fix write to H616 DRAM CR register Jernej Skrabec
2023-01-04  0:35   ` Andre Przywara
2022-12-11 16:32 ` [PATCH 2/8] sunxi: cosmetic: Fix H616 DRAM driver code style Jernej Skrabec
2023-01-04  0:36   ` Andre Przywara [this message]
2022-12-11 16:32 ` [PATCH 3/8] sunxi: parameterize H616 DRAM ODT values Jernej Skrabec
2023-01-04  0:36   ` Andre Przywara
2022-12-11 16:32 ` [PATCH 4/8] sunxi: Convert H616 DRAM options to single setting Jernej Skrabec
2022-12-12 17:50   ` Andre Przywara
2022-12-13 16:23     ` Jernej Škrabec
2022-12-13 16:51       ` Andre Przywara
2022-12-13 17:08         ` Jernej Škrabec
2022-12-11 16:32 ` [PATCH 5/8] sunxi: Always configure ODT on H616 DRAM Jernej Skrabec
2023-01-04  0:37   ` Andre Przywara
2023-01-04 21:12     ` Jernej Škrabec
2022-12-11 16:32 ` [PATCH 6/8] sunxi: Make bit delay function in H616 DRAM code void Jernej Skrabec
2023-01-04  0:37   ` Andre Przywara
2022-12-11 16:32 ` [PATCH 7/8] sunxi: Parameterize bit delay code in H616 DRAM driver Jernej Skrabec
2023-01-04  0:37   ` Andre Przywara
2023-01-04 21:28     ` Jernej Škrabec
2022-12-11 16:32 ` [PATCH 8/8] sunxi: Parameterize H616 DRAM code some more Jernej Skrabec
2022-12-11 18:33   ` Jernej Škrabec
2023-01-04  0:38   ` Andre Przywara
2023-01-04 21:30     ` Jernej Škrabec
2022-12-12  1:04 ` [PATCH 0/8] sunxi: Update H616 DRAM driver Andre Przywara
2022-12-12 16:14   ` Jernej Škrabec
2023-01-04  0:47 ` Andre Przywara
2023-01-04 21:02   ` Jernej Škrabec
2023-01-04 23:21     ` Andre Przywara

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=20230104003609.674d37ba@slackpad.lan \
    --to=andre.przywara@arm.com \
    --cc=jagan@amarulasolutions.com \
    --cc=jernej.skrabec@gmail.com \
    --cc=u-boot@lists.denx.de \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox