From: Christian Marangi <ansuelsmth@gmail.com>
To: Tom Rini <trini@konsulko.com>, Lukasz Majewski <lukma@denx.de>,
Sean Anderson <seanga2@gmail.com>,
Ryder Lee <ryder.lee@mediatek.com>,
Weijie Gao <weijie.gao@mediatek.com>,
Chunfeng Yun <chunfeng.yun@mediatek.com>,
GSS_MTK_Uboot_upstream <GSS_MTK_Uboot_upstream@mediatek.com>,
Christian Marangi <ansuelsmth@gmail.com>,
u-boot@lists.denx.de
Subject: [PATCH 13/15] clk: mediatek: mt7986: replace infracfg ID with upstream linux
Date: Sat, 3 Aug 2024 10:40:46 +0200 [thread overview]
Message-ID: <20240803084050.449-14-ansuelsmth@gmail.com> (raw)
In-Reply-To: <20240803084050.449-1-ansuelsmth@gmail.com>
Replace infracfg clk ID with upstream linux version.
The same format is used here with the factor first, then mux and then
gates.
To correctly reference the gates in clk_gate function, define the
gates_offs value in clk_tree now that they are at an offset from mux and
factor.
Signed-off-by: Christian Marangi <ansuelsmth@gmail.com>
---
drivers/clk/mediatek/clk-mt7986.c | 1 +
include/dt-bindings/clock/mt7986-clk.h | 124 ++++++++++++-------------
2 files changed, 59 insertions(+), 66 deletions(-)
diff --git a/drivers/clk/mediatek/clk-mt7986.c b/drivers/clk/mediatek/clk-mt7986.c
index 7476024f584..59b82ca7de1 100644
--- a/drivers/clk/mediatek/clk-mt7986.c
+++ b/drivers/clk/mediatek/clk-mt7986.c
@@ -533,6 +533,7 @@ static const struct mtk_clk_tree mt7986_topckgen_clk_tree = {
static const struct mtk_clk_tree mt7986_infracfg_clk_tree = {
.fdivs_offs = CK_INFRA_SYSAXI_D2,
.muxes_offs = CK_INFRA_UART0_SEL,
+ .gates_offs = CK_INFRA_GPT_STA,
.fdivs = infra_fixed_divs,
.muxes = infra_muxes,
.flags = CLK_INFRASYS,
diff --git a/include/dt-bindings/clock/mt7986-clk.h b/include/dt-bindings/clock/mt7986-clk.h
index 39939f8e028..1c28ab34dcf 100644
--- a/include/dt-bindings/clock/mt7986-clk.h
+++ b/include/dt-bindings/clock/mt7986-clk.h
@@ -8,11 +8,6 @@
#ifndef _DT_BINDINGS_CLK_MT7986_H
#define _DT_BINDINGS_CLK_MT7986_H
-/* INFRACFG */
-
-#define CK_INFRA_SYSAXI_D2 0
-#define CLK_INFRA_NR_CLK 1
-
/* TOPCKGEN */
#define CK_TOP_XTAL 0
@@ -81,68 +76,65 @@
#define CK_TOP_AP2CNN_HOST_SEL 62
#define CLK_TOP_NR_CLK 63
-/*
- * INFRACFG_AO
- * clock muxes need to be append to infracfg domain, and clock gates
- * need to be keep in infracgh_ao domain
- */
+/* INFRACFG */
-#define CK_INFRA_UART0_SEL (0 + CLK_INFRA_NR_CLK)
-#define CK_INFRA_UART1_SEL (1 + CLK_INFRA_NR_CLK)
-#define CK_INFRA_UART2_SEL (2 + CLK_INFRA_NR_CLK)
-#define CK_INFRA_SPI0_SEL (3 + CLK_INFRA_NR_CLK)
-#define CK_INFRA_SPI1_SEL (4 + CLK_INFRA_NR_CLK)
-#define CK_INFRA_PWM1_SEL (5 + CLK_INFRA_NR_CLK)
-#define CK_INFRA_PWM2_SEL (6 + CLK_INFRA_NR_CLK)
-#define CK_INFRA_PWM_BSEL (7 + CLK_INFRA_NR_CLK)
-#define CK_INFRA_PCIE_SEL (8 + CLK_INFRA_NR_CLK)
-#define CK_INFRA_GPT_STA 0
-#define CK_INFRA_PWM_HCK 1
-#define CK_INFRA_PWM_STA 2
-#define CK_INFRA_PWM1_CK 3
-#define CK_INFRA_PWM2_CK 4
-#define CK_INFRA_CQ_DMA_CK 5
-#define CK_INFRA_EIP97_CK 6
-#define CK_INFRA_AUD_BUS_CK 7
-#define CK_INFRA_AUD_26M_CK 8
-#define CK_INFRA_AUD_L_CK 9
-#define CK_INFRA_AUD_AUD_CK 10
-#define CK_INFRA_AUD_EG2_CK 11
-#define CK_INFRA_DRAMC_26M_CK 12
-#define CK_INFRA_DBG_CK 13
-#define CK_INFRA_AP_DMA_CK 14
-#define CK_INFRA_SEJ_CK 15
-#define CK_INFRA_SEJ_13M_CK 16
-#define CK_INFRA_THERM_CK 17
-#define CK_INFRA_I2C0_CK 18
-#define CK_INFRA_UART0_CK 19
-#define CK_INFRA_UART1_CK 20
-#define CK_INFRA_UART2_CK 21
-#define CK_INFRA_NFI1_CK 22
-#define CK_INFRA_SPINFI1_CK 23
-#define CK_INFRA_NFI_HCK_CK 24
-#define CK_INFRA_SPI0_CK 25
-#define CK_INFRA_SPI1_CK 26
-#define CK_INFRA_SPI0_HCK_CK 27
-#define CK_INFRA_SPI1_HCK_CK 28
-#define CK_INFRA_FRTC_CK 29
-#define CK_INFRA_MSDC_CK 30
-#define CK_INFRA_MSDC_HCK_CK 31
-#define CK_INFRA_MSDC_133M_CK 32
-#define CK_INFRA_MSDC_66M_CK 33
-#define CK_INFRA_ADC_26M_CK 34
-#define CK_INFRA_ADC_FRC_CK 35
-#define CK_INFRA_FBIST2FPC_CK 36
-#define CK_INFRA_IUSB_133_CK 37
-#define CK_INFRA_IUSB_66M_CK 38
-#define CK_INFRA_IUSB_SYS_CK 39
-#define CK_INFRA_IUSB_CK 40
-#define CK_INFRA_IPCIE_CK 41
-#define CK_INFRA_IPCIE_PIPE_CK 42
-#define CK_INFRA_IPCIER_CK 43
-#define CK_INFRA_IPCIEB_CK 44
-#define CK_INFRA_TRNG_CK 45
-#define CLK_INFRA_AO_NR_CLK 46
+#define CK_INFRA_SYSAXI_D2 0
+#define CK_INFRA_UART0_SEL 1
+#define CK_INFRA_UART1_SEL 2
+#define CK_INFRA_UART2_SEL 3
+#define CK_INFRA_SPI0_SEL 4
+#define CK_INFRA_SPI1_SEL 5
+#define CK_INFRA_PWM1_SEL 6
+#define CK_INFRA_PWM2_SEL 7
+#define CK_INFRA_PWM_BSEL 8
+#define CK_INFRA_PCIE_SEL 9
+#define CK_INFRA_GPT_STA 10
+#define CK_INFRA_PWM_HCK 11
+#define CK_INFRA_PWM_STA 12
+#define CK_INFRA_PWM1_CK 13
+#define CK_INFRA_PWM2_CK 14
+#define CK_INFRA_CQ_DMA_CK 15
+#define CK_INFRA_EIP97_CK 16
+#define CK_INFRA_AUD_BUS_CK 17
+#define CK_INFRA_AUD_26M_CK 18
+#define CK_INFRA_AUD_L_CK 19
+#define CK_INFRA_AUD_AUD_CK 20
+#define CK_INFRA_AUD_EG2_CK 21
+#define CK_INFRA_DRAMC_26M_CK 22
+#define CK_INFRA_DBG_CK 23
+#define CK_INFRA_AP_DMA_CK 24
+#define CK_INFRA_SEJ_CK 25
+#define CK_INFRA_SEJ_13M_CK 26
+#define CK_INFRA_THERM_CK 27
+#define CK_INFRA_I2C0_CK 28
+#define CK_INFRA_UART0_CK 29
+#define CK_INFRA_UART1_CK 30
+#define CK_INFRA_UART2_CK 31
+#define CK_INFRA_NFI1_CK 32
+#define CK_INFRA_SPINFI1_CK 33
+#define CK_INFRA_NFI_HCK_CK 34
+#define CK_INFRA_SPI0_CK 35
+#define CK_INFRA_SPI1_CK 36
+#define CK_INFRA_SPI0_HCK_CK 37
+#define CK_INFRA_SPI1_HCK_CK 38
+#define CK_INFRA_FRTC_CK 39
+#define CK_INFRA_MSDC_CK 40
+#define CK_INFRA_MSDC_HCK_CK 41
+#define CK_INFRA_MSDC_133M_CK 42
+#define CK_INFRA_MSDC_66M_CK 43
+#define CK_INFRA_ADC_26M_CK 44
+#define CK_INFRA_ADC_FRC_CK 45
+#define CK_INFRA_FBIST2FPC_CK 46
+#define CK_INFRA_IUSB_133_CK 47
+#define CK_INFRA_IUSB_66M_CK 48
+#define CK_INFRA_IUSB_SYS_CK 49
+#define CK_INFRA_IUSB_CK 50
+#define CK_INFRA_IPCIE_CK 51
+#define CK_INFRA_IPCIE_PIPE_CK 52
+#define CK_INFRA_IPCIER_CK 53
+#define CK_INFRA_IPCIEB_CK 54
+#define CK_INFRA_TRNG_CK 55
+#define CK_INFRA_AO_NR_CLK 46
/* APMIXEDSYS */
--
2.45.2
next prev parent reply other threads:[~2024-08-03 11:12 UTC|newest]
Thread overview: 18+ messages / expand[flat|nested] mbox.gz Atom feed top
2024-08-03 8:40 [PATCH 00/15] clk: mediatek: mt7986: clk migration for OF_UPSTREAM Christian Marangi
2024-08-03 8:40 ` [PATCH 01/15] clk: mediatek: mt7986: fix wrong shift for PCIe clocks Christian Marangi
2024-08-03 8:40 ` [PATCH 02/15] clk: mediatek: mt7986: rename CB_CKSQ_40M to TOP_XTAL Christian Marangi
2024-08-03 8:40 ` [PATCH 03/15] clk: mediatek: mt7986: rename 66M_MCK to SYSAXI_D2 Christian Marangi
2024-08-03 8:40 ` [PATCH 04/15] clk: mediatek: mt7986: fix wrong parent for INFRA_ADC_26M_CK Christian Marangi
2024-08-03 8:40 ` [PATCH 05/15] clk: mediatek: mt7986: drop 1/1 infracfg spurious factor Christian Marangi
2024-08-03 8:40 ` [PATCH 06/15] clk: mediatek: mt7986: add missing entry for IPCIE_PIPE_CK infra gate Christian Marangi
2024-08-03 8:40 ` [PATCH 07/15] clk: mediatek: mt7986: fix typo for infra_i2c0_ck Christian Marangi
2024-08-03 8:40 ` [PATCH 08/15] clk: mediatek: mt7986: rename TOPCKGEN factor clock to upstream naming Christian Marangi
2024-08-03 8:40 ` [PATCH 09/15] clk: mediatek: mt7986: reorder TOPCKGEN factor ID Christian Marangi
2024-08-03 8:40 ` [PATCH 10/15] clk: mediatek: mt7986: drop 1/1 spurious factor for topckgen Christian Marangi
2024-08-03 8:40 ` [PATCH 11/15] clk: mediatek: mt7986: comment out CK_TOP_A_TUNER as not used Christian Marangi
2024-08-03 8:40 ` [PATCH 12/15] clk: mediatek: mt7986: move INFRA_TRNG_CK to the bottom of the list Christian Marangi
2024-08-03 8:40 ` Christian Marangi [this message]
2024-08-03 8:40 ` [PATCH 14/15] clk: mediatek: mt7986: convert to unified infracfg gates + muxes Christian Marangi
2024-08-03 8:40 ` [PATCH 15/15] clk: mediatek: mt7986: rename CK to CLK Christian Marangi
2024-08-10 13:31 ` Aw: " Frank Wunderlich
2024-08-20 0:29 ` [PATCH 00/15] clk: mediatek: mt7986: clk migration for OF_UPSTREAM Tom Rini
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20240803084050.449-14-ansuelsmth@gmail.com \
--to=ansuelsmth@gmail.com \
--cc=GSS_MTK_Uboot_upstream@mediatek.com \
--cc=chunfeng.yun@mediatek.com \
--cc=lukma@denx.de \
--cc=ryder.lee@mediatek.com \
--cc=seanga2@gmail.com \
--cc=trini@konsulko.com \
--cc=u-boot@lists.denx.de \
--cc=weijie.gao@mediatek.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox