From: Andrew Cooper <andrew.cooper3@citrix.com>
To: Xen-devel <xen-devel@lists.xen.org>
Cc: Andrew Cooper <andrew.cooper3@citrix.com>,
Jan Beulich <JBeulich@suse.com>
Subject: [PATCH 1/7] x86/traps: Drop 32bit fields out of tss_struct
Date: Tue, 2 May 2017 19:05:20 +0100 [thread overview]
Message-ID: <1493748326-9582-2-git-send-email-andrew.cooper3@citrix.com> (raw)
In-Reply-To: <1493748326-9582-1-git-send-email-andrew.cooper3@citrix.com>
The backlink field doesn't exist in a 64bit TSS, and union for esp{0..2} is of
no practical use. Specify everything with stdint types, and empty bitfields
for reserved values.
No functional change.
Signed-off-by: Andrew Cooper <andrew.cooper3@citrix.com>
---
CC: Jan Beulich <JBeulich@suse.com>
---
xen/arch/x86/traps.c | 2 +-
xen/include/asm-x86/processor.h | 23 +++++++++++------------
2 files changed, 12 insertions(+), 13 deletions(-)
diff --git a/xen/arch/x86/traps.c b/xen/arch/x86/traps.c
index ca0a04a..1c90177 100644
--- a/xen/arch/x86/traps.c
+++ b/xen/arch/x86/traps.c
@@ -461,7 +461,7 @@ void show_stack_overflow(unsigned int cpu, const struct cpu_user_regs *regs)
printk("Valid stack range: %p-%p, sp=%p, tss.esp0=%p\n",
(void *)esp_top, (void *)esp_bottom, (void *)esp,
- (void *)per_cpu(init_tss, cpu).esp0);
+ (void *)per_cpu(init_tss, cpu).rsp0);
/*
* Trigger overflow trace if %esp is anywhere within the guard page, or
diff --git a/xen/include/asm-x86/processor.h b/xen/include/asm-x86/processor.h
index 73dd3ab..f244e10 100644
--- a/xen/include/asm-x86/processor.h
+++ b/xen/include/asm-x86/processor.h
@@ -428,19 +428,18 @@ static always_inline void __mwait(unsigned long eax, unsigned long ecx)
#define IOBMP_INVALID_OFFSET 0x8000
struct __packed __cacheline_aligned tss_struct {
- unsigned short back_link,__blh;
- union { u64 rsp0, esp0; };
- union { u64 rsp1, esp1; };
- union { u64 rsp2, esp2; };
- u64 reserved1;
- u64 ist[7]; /* Interrupt Stack Table is 1-based so tss->ist[0]
- * corresponds to an IST value of 1 in an Interrupt
- * Descriptor */
- u64 reserved2;
- u16 reserved3;
- u16 bitmap;
+ uint32_t :32;
+ uint64_t rsp0, rsp1, rsp2;
+ uint64_t :64;
+ /*
+ * Interrupt Stack Table is 1-based so tss->ist[0] corresponds to an IST
+ * value of 1 in an Interrupt Descriptor.
+ */
+ uint64_t ist[7];
+ uint64_t :64;
+ uint16_t :16, bitmap;
/* Pads the TSS to be cacheline-aligned (total size is 0x80). */
- u8 __cacheline_filler[24];
+ uint8_t __cacheline_filler[24];
};
#define IST_NONE 0UL
--
2.1.4
_______________________________________________
Xen-devel mailing list
Xen-devel@lists.xen.org
https://lists.xen.org/xen-devel
next prev parent reply other threads:[~2017-05-02 18:05 UTC|newest]
Thread overview: 48+ messages / expand[flat|nested] mbox.gz Atom feed top
2017-05-02 18:05 [PATCH 0/7] XSAs 213-315 followups Andrew Cooper
2017-05-02 18:05 ` Andrew Cooper [this message]
2017-05-03 8:10 ` [PATCH 1/7] x86/traps: Drop 32bit fields out of tss_struct Jan Beulich
2017-05-03 12:33 ` Andrew Cooper
2017-05-03 9:48 ` Wei Liu
2017-05-02 18:05 ` [PATCH 2/7] x86/traps: Poison unused stack pointers in the TSS Andrew Cooper
2017-05-03 8:14 ` Jan Beulich
2017-05-03 12:47 ` Andrew Cooper
2017-05-03 13:29 ` [PATCH v2 " Andrew Cooper
2017-05-03 13:45 ` Jan Beulich
2017-05-02 18:05 ` [PATCH 3/7] x86/mm: Further restrict permissions on some virtual mappings Andrew Cooper
2017-05-03 8:49 ` Jan Beulich
2017-05-03 13:38 ` Andrew Cooper
2017-05-03 13:48 ` Jan Beulich
2017-05-03 9:48 ` Wei Liu
2017-05-03 10:11 ` Tim Deegan
2017-05-03 11:13 ` George Dunlap
2017-05-02 18:05 ` [PATCH 4/7] x86/traps: Rename compat_hypercall() to entry_int82() Andrew Cooper
2017-05-03 8:55 ` Jan Beulich
2017-05-03 13:41 ` Andrew Cooper
2017-05-02 18:05 ` [PATCH 5/7] x86/traps: Lift all non-entrypoint logic in entry_int82() up into C Andrew Cooper
2017-05-03 9:02 ` Jan Beulich
2017-05-03 11:26 ` Wei Liu
2017-05-03 11:38 ` Andrew Cooper
2017-05-03 11:43 ` Wei Liu
2017-05-03 12:02 ` Jan Beulich
2017-05-03 12:18 ` Andrew Cooper
2017-05-03 12:37 ` Jan Beulich
2017-05-03 18:29 ` Andrew Cooper
2017-05-04 7:27 ` Jan Beulich
2017-05-04 9:27 ` Andrew Cooper
2017-05-04 9:36 ` Jan Beulich
2017-05-04 9:57 ` Andrew Cooper
2017-05-03 12:00 ` Jan Beulich
2017-05-04 10:01 ` [PATCH v2 " Andrew Cooper
2017-05-04 10:16 ` Andrew Cooper
2017-05-04 10:28 ` Jan Beulich
2017-05-04 11:09 ` Andrew Cooper
2017-05-04 10:22 ` Jan Beulich
2017-05-02 18:05 ` [PATCH 6/7] x86/asm: Fold LOAD_C_CLOBBERED into RESTORE_ALL Andrew Cooper
2017-05-03 9:08 ` Jan Beulich
2017-05-03 9:48 ` Wei Liu
2017-05-02 18:05 ` [PATCH 7/7] x86/asm: Clobber %r{8..15} on exit to 32bit PV guests Andrew Cooper
2017-05-03 9:13 ` Jan Beulich
2017-05-03 17:51 ` [PATCH v2 " Andrew Cooper
2017-05-04 8:50 ` Jan Beulich
2017-05-04 11:11 ` [RFC for 4.9] [PATCH 0/7] XSAs 213-315 followups Andrew Cooper
2017-05-04 12:52 ` Julien Grall
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=1493748326-9582-2-git-send-email-andrew.cooper3@citrix.com \
--to=andrew.cooper3@citrix.com \
--cc=JBeulich@suse.com \
--cc=xen-devel@lists.xen.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).