From: Wei Wang2 <wei.wang2@amd.com>
To: Tim Deegan <Tim.Deegan@citrix.com>
Cc: "Zhang, Yang Z" <yang.z.zhang@intel.com>,
"xen-devel@lists.xensource.com" <xen-devel@lists.xensource.com>,
"Kay, Allen M" <allen.m.kay@intel.com>
Subject: Re: [RFC PATCH 0/3] AMD IOMMU: Share p2m table with iommu
Date: Mon, 23 May 2011 14:08:49 +0200 [thread overview]
Message-ID: <201105231408.50575.wei.wang2@amd.com> (raw)
In-Reply-To: <20110523105800.GC12801@whitby.uk.xensource.com>
On Monday 23 May 2011 12:58:00 Tim Deegan wrote:
> Hi,
>
> At 01:51 +0100 on 21 May (1305942710), Kay, Allen M wrote:
> > The common code that caused problem is the following.
> >
> > typedef enum {
> > - p2m_invalid = 0, /* Nothing mapped here */
> > - p2m_ram_rw = 1, /* Normal read/write guest RAM */
> > + p2m_ram_rw = 0, /* Normal read/write guest RAM */
> > + p2m_invalid = 1, /* Nothing mapped here */
> >
> > With the above change, guest with device direct assignment fails to
> > boot. QEMU VGA displays some weird color patterns.
>
> Unfortunately this change seems to be necessary for AMD IOMMU to share
> pagetables with the p2m. I'd rather we didn't have it, because it means
> empty ptes look like RAM mappings of frame 0. :(
>
> Wei, is there any way we can reorganise the AMD IOMMU pagetables so we
> can store the p2m type somewhere that's not required to be zero? If
> not, I'm inclined to revert the p2m-sharing for AMD IOMMUs, since at the
> very least we'd like to be able to handle types other than ram_rw
> (e.g. ram_ro).
Tim,
Theoretically, we just need to keep bit 52 - bit 58 all zero for valid dma
translation entry. Probably we could define ram_rw as 11000000000b,
which is the valid r/w permission for iommu and leaves bit 52 - 58 zero?
Thanks,
Wei
> In the meantime, Allen, does the attached patch make things any better
> for you?
>
> Cheers,
>
> Tim.
next prev parent reply other threads:[~2011-05-23 12:08 UTC|newest]
Thread overview: 21+ messages / expand[flat|nested] mbox.gz Atom feed top
2011-03-25 10:31 [RFC PATCH 0/3] AMD IOMMU: Share p2m table with iommu Wei Wang
2011-05-16 1:42 ` Zhang, Yang Z
2011-05-16 8:27 ` Tim Deegan
2011-05-16 8:36 ` Zhang, Yang Z
2011-05-16 8:43 ` Tim Deegan
2011-05-16 8:50 ` Zhang, Yang Z
2011-05-17 0:13 ` Kay, Allen M
2011-05-17 7:55 ` Keir Fraser
2011-05-17 2:21 ` Kay, Allen M
2011-05-17 7:51 ` Keir Fraser
2011-05-21 0:51 ` Kay, Allen M
2011-05-23 10:58 ` Tim Deegan
2011-05-23 12:08 ` Wei Wang2 [this message]
2011-05-23 13:19 ` Tim Deegan
2011-05-23 16:13 ` Wei Wang2
2011-05-23 13:33 ` Zhang, Yang Z
2011-05-23 13:40 ` Tim Deegan
2011-05-23 13:46 ` Zhang, Yang Z
2011-05-23 14:27 ` Tim Deegan
2011-05-24 0:21 ` Kay, Allen M
2011-05-24 9:13 ` Tim Deegan
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=201105231408.50575.wei.wang2@amd.com \
--to=wei.wang2@amd.com \
--cc=Tim.Deegan@citrix.com \
--cc=allen.m.kay@intel.com \
--cc=xen-devel@lists.xensource.com \
--cc=yang.z.zhang@intel.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).