From: Julien Grall <julien.grall@linaro.org>
To: Ian Campbell <ian.campbell@citrix.com>, xen-devel@lists.xen.org
Cc: tim@xen.org, stefano.stabellini@eu.citrix.com
Subject: Re: [PATCH] xen: arm: correct definition of DCISW (data cache invalidate by set/way)
Date: Fri, 06 Dec 2013 15:21:03 +0000 [thread overview]
Message-ID: <52A1EB5F.5030009@linaro.org> (raw)
In-Reply-To: <1386340172-4131-1-git-send-email-ian.campbell@citrix.com>
On 12/06/2013 02:29 PM, Ian Campbell wrote:
> We don't actually use this but I was using it locally for debugging and it
> tripped me up.
>
> Also add DCCIMVAC "data cache clean and invalidate by MVA" which is the only
> cache op missing from cpregs.h.
>
> Signed-off-by: Ian Campbell <ian.campbell@citrix.com>
Acked-by: Julien Grall <julien.grall@linaro.org>
> ---
> xen/include/asm-arm/cpregs.h | 3 ++-
> 1 file changed, 2 insertions(+), 1 deletion(-)
>
> diff --git a/xen/include/asm-arm/cpregs.h b/xen/include/asm-arm/cpregs.h
> index 2960492..29cd9d7 100644
> --- a/xen/include/asm-arm/cpregs.h
> +++ b/xen/include/asm-arm/cpregs.h
> @@ -154,7 +154,7 @@
> #define BPIALL p15,0,c7,c5,6 /* Invalidate entire branch predictor array */
> #define BPIMVA p15,0,c7,c5,7 /* Invalidate MVA from branch predictor array */
> #define DCIMVAC p15,0,c7,c6,1 /* Invalidate data cache line by MVA to PoC */
> -#define DCISW p15,0,c7,c2,1 /* Invalidate data cache line by set/way */
> +#define DCISW p15,0,c7,c6,2 /* Invalidate data cache line by set/way */
> #define ATS1CPR p15,0,c7,c8,0 /* Address Translation Stage 1. Non-Secure Kernel Read */
> #define ATS1CPW p15,0,c7,c8,1 /* Address Translation Stage 1. Non-Secure Kernel Write */
> #define ATS1CUR p15,0,c7,c8,2 /* Address Translation Stage 1. Non-Secure User Read */
> @@ -166,6 +166,7 @@
> #define DCCMVAC p15,0,c7,c10,1 /* Clean data or unified cache line by MVA to PoC */
> #define DCCSW p15,0,c7,c10,2 /* Clean data cache line by set/way */
> #define DCCMVAU p15,0,c7,c11,1 /* Clean data cache line by MVA to PoU */
> +#define DCCIMVAC p15,0,c7,c14,1 /* Data cache clean and invalidate by MVA */
> #define DCCISW p15,0,c7,c14,2 /* Clean and invalidate data cache line by set/way */
> #define ATS1HR p15,4,c7,c8,0 /* Address Translation Stage 1 Hyp. Read */
> #define ATS1HW p15,4,c7,c8,1 /* Address Translation Stage 1 Hyp. Write */
>
--
Julien Grall
next prev parent reply other threads:[~2013-12-06 15:21 UTC|newest]
Thread overview: 3+ messages / expand[flat|nested] mbox.gz Atom feed top
2013-12-06 14:29 [PATCH] xen: arm: correct definition of DCISW (data cache invalidate by set/way) Ian Campbell
2013-12-06 15:21 ` Julien Grall [this message]
2013-12-09 15:48 ` Ian Campbell
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=52A1EB5F.5030009@linaro.org \
--to=julien.grall@linaro.org \
--cc=ian.campbell@citrix.com \
--cc=stefano.stabellini@eu.citrix.com \
--cc=tim@xen.org \
--cc=xen-devel@lists.xen.org \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox;
as well as URLs for NNTP newsgroup(s).