public inbox for intel-xe@lists.freedesktop.org
 help / color / mirror / Atom feed
* [PATCH v5 0/2] drm/xe: drm/xe: Separate out GuC RC code
@ 2026-01-13 22:07 Vinay Belgaumkar
  2026-01-13 22:08 ` [PATCH v5 1/2] drm/xe: Decouple GuC RC code from xe_guc_pc Vinay Belgaumkar
                   ` (5 more replies)
  0 siblings, 6 replies; 9+ messages in thread
From: Vinay Belgaumkar @ 2026-01-13 22:07 UTC (permalink / raw)
  To: intel-xe; +Cc: Vinay Belgaumkar

This allows us to independently toggle GuC RC feature.

v2: Address review comments (Michal W)
v3: Add info about guc_rc, guc_pc and gtidle interaction (Michal W)
v4: Address remaining comments from v3 (Michal W)
v5: Remove rc_start/rc_init and just use enable/disable (Riana)

Signed-off-by: Vinay Belgaumkar <vinay.belgaumkar@intel.com>

Vinay Belgaumkar (2):
  drm/xe: Decouple GuC RC code from xe_guc_pc
  drm/xe: Add a wrapper for set/unset params

 drivers/gpu/drm/xe/Makefile    |   1 +
 drivers/gpu/drm/xe/xe_gt.c     |   1 -
 drivers/gpu/drm/xe/xe_guc.c    |   2 +
 drivers/gpu/drm/xe/xe_guc_pc.c | 110 ++++++++------------------
 drivers/gpu/drm/xe/xe_guc_pc.h |   3 +-
 drivers/gpu/drm/xe/xe_guc_rc.c | 140 +++++++++++++++++++++++++++++++++
 drivers/gpu/drm/xe/xe_guc_rc.h |  17 ++++
 drivers/gpu/drm/xe/xe_oa.c     |   9 +--
 drivers/gpu/drm/xe/xe_uc.c     |  10 +--
 drivers/gpu/drm/xe/xe_uc.h     |   1 -
 10 files changed, 203 insertions(+), 91 deletions(-)
 create mode 100644 drivers/gpu/drm/xe/xe_guc_rc.c
 create mode 100644 drivers/gpu/drm/xe/xe_guc_rc.h

-- 
2.38.1


^ permalink raw reply	[flat|nested] 9+ messages in thread

* [PATCH v5 1/2] drm/xe: Decouple GuC RC code from xe_guc_pc
  2026-01-13 22:07 [PATCH v5 0/2] drm/xe: drm/xe: Separate out GuC RC code Vinay Belgaumkar
@ 2026-01-13 22:08 ` Vinay Belgaumkar
  2026-01-22  8:15   ` Riana Tauro
  2026-01-13 22:08 ` [PATCH v5 2/2] drm/xe: Add a wrapper for set/unset params Vinay Belgaumkar
                   ` (4 subsequent siblings)
  5 siblings, 1 reply; 9+ messages in thread
From: Vinay Belgaumkar @ 2026-01-13 22:08 UTC (permalink / raw)
  To: intel-xe; +Cc: Vinay Belgaumkar

Move enable/disable GuC RC logic into the new file. This will
allow us to independently enable/disable GuC RC and not rely
on SLPC related functions. GuC already provides separate H2G
interfaces to setup GuC RC and SLPC.

v2: Comments (Michal W), remove duplicate c6_enable calls from
xe_guc_pc.

v3: Clarify crosss interactions between xe_guc_rc and xe_guc_pc
(Michal W)

v4: More comments (Michal W)

v5: Remove rc_init and use enable/disable (Riana)

Signed-off-by: Vinay Belgaumkar <vinay.belgaumkar@intel.com>
---
 drivers/gpu/drm/xe/Makefile    |   1 +
 drivers/gpu/drm/xe/xe_gt.c     |   1 -
 drivers/gpu/drm/xe/xe_guc.c    |   2 +
 drivers/gpu/drm/xe/xe_guc_pc.c |  70 ++++----------------
 drivers/gpu/drm/xe/xe_guc_pc.h |   1 -
 drivers/gpu/drm/xe/xe_guc_rc.c | 114 +++++++++++++++++++++++++++++++++
 drivers/gpu/drm/xe/xe_guc_rc.h |  14 ++++
 drivers/gpu/drm/xe/xe_uc.c     |  10 +--
 drivers/gpu/drm/xe/xe_uc.h     |   1 -
 9 files changed, 149 insertions(+), 65 deletions(-)
 create mode 100644 drivers/gpu/drm/xe/xe_guc_rc.c
 create mode 100644 drivers/gpu/drm/xe/xe_guc_rc.h

diff --git a/drivers/gpu/drm/xe/Makefile b/drivers/gpu/drm/xe/Makefile
index 89dc48cd73e2..928fdb925c13 100644
--- a/drivers/gpu/drm/xe/Makefile
+++ b/drivers/gpu/drm/xe/Makefile
@@ -74,6 +74,7 @@ xe-y += xe_bb.o \
 	xe_guc_log.o \
 	xe_guc_pagefault.o \
 	xe_guc_pc.o \
+	xe_guc_rc.o \
 	xe_guc_submit.o \
 	xe_guc_tlb_inval.o \
 	xe_heci_gsc.o \
diff --git a/drivers/gpu/drm/xe/xe_gt.c b/drivers/gpu/drm/xe/xe_gt.c
index 313ce83ab0e5..9ee328aa6579 100644
--- a/drivers/gpu/drm/xe/xe_gt.c
+++ b/drivers/gpu/drm/xe/xe_gt.c
@@ -822,7 +822,6 @@ static void gt_reset_worker(struct work_struct *w)
 	if (IS_SRIOV_PF(gt_to_xe(gt)))
 		xe_gt_sriov_pf_stop_prepare(gt);
 
-	xe_uc_gucrc_disable(&gt->uc);
 	xe_uc_stop_prepare(&gt->uc);
 	xe_pagefault_reset(gt_to_xe(gt), gt);
 
diff --git a/drivers/gpu/drm/xe/xe_guc.c b/drivers/gpu/drm/xe/xe_guc.c
index 44360437beeb..f66b0c987b09 100644
--- a/drivers/gpu/drm/xe/xe_guc.c
+++ b/drivers/gpu/drm/xe/xe_guc.c
@@ -35,6 +35,7 @@
 #include "xe_guc_klv_helpers.h"
 #include "xe_guc_log.h"
 #include "xe_guc_pc.h"
+#include "xe_guc_rc.h"
 #include "xe_guc_relay.h"
 #include "xe_guc_submit.h"
 #include "xe_memirq.h"
@@ -1609,6 +1610,7 @@ void xe_guc_stop_prepare(struct xe_guc *guc)
 	if (!IS_SRIOV_VF(guc_to_xe(guc))) {
 		int err;
 
+		xe_guc_rc_disable(guc);
 		err = xe_guc_pc_stop(&guc->pc);
 		xe_gt_WARN(guc_to_gt(guc), err, "Failed to stop GuC PC: %pe\n",
 			   ERR_PTR(err));
diff --git a/drivers/gpu/drm/xe/xe_guc_pc.c b/drivers/gpu/drm/xe/xe_guc_pc.c
index 54702a0fd05b..cf02c53ca3c5 100644
--- a/drivers/gpu/drm/xe/xe_guc_pc.c
+++ b/drivers/gpu/drm/xe/xe_guc_pc.c
@@ -92,6 +92,17 @@
  * Render-C states is also a GuC PC feature that is now enabled in Xe for
  * all platforms.
  *
+ * Implementation details:
+ * -----------------------
+ * The implementation for GuC Power Management features is split as follows:
+ *
+ * xe_guc_rc:  Logic for handling GuC RC
+ * xe_gt_idle: Host side logic for RC6 and Coarse Power gating (CPG)
+ * xe_guc_pc:  Logic for all other SLPC related features
+ *
+ * There is some cross interaction between these where host C6 will need to be
+ * enabled when we plan to skip GuC RC. Also, the GuC RC mode is currently
+ * overridden through 0x3003 which is an SLPC H2G call.
  */
 
 static struct xe_guc *pc_to_guc(struct xe_guc_pc *pc)
@@ -253,22 +264,6 @@ static int pc_action_unset_param(struct xe_guc_pc *pc, u8 id)
 	return ret;
 }
 
-static int pc_action_setup_gucrc(struct xe_guc_pc *pc, u32 mode)
-{
-	struct xe_guc_ct *ct = pc_to_ct(pc);
-	u32 action[] = {
-		GUC_ACTION_HOST2GUC_SETUP_PC_GUCRC,
-		mode,
-	};
-	int ret;
-
-	ret = xe_guc_ct_send(ct, action, ARRAY_SIZE(action), 0, 0);
-	if (ret && !(xe_device_wedged(pc_to_xe(pc)) && ret == -ECANCELED))
-		xe_gt_err(pc_to_gt(pc), "GuC RC enable mode=%u failed: %pe\n",
-			  mode, ERR_PTR(ret));
-	return ret;
-}
-
 static u32 decode_freq(u32 raw)
 {
 	return DIV_ROUND_CLOSEST(raw * GT_FREQUENCY_MULTIPLIER,
@@ -1050,30 +1045,6 @@ int xe_guc_pc_restore_stashed_freq(struct xe_guc_pc *pc)
 	return ret;
 }
 
-/**
- * xe_guc_pc_gucrc_disable - Disable GuC RC
- * @pc: Xe_GuC_PC instance
- *
- * Disables GuC RC by taking control of RC6 back from GuC.
- *
- * Return: 0 on success, negative error code on error.
- */
-int xe_guc_pc_gucrc_disable(struct xe_guc_pc *pc)
-{
-	struct xe_device *xe = pc_to_xe(pc);
-	struct xe_gt *gt = pc_to_gt(pc);
-	int ret = 0;
-
-	if (xe->info.skip_guc_pc)
-		return 0;
-
-	ret = pc_action_setup_gucrc(pc, GUCRC_HOST_CONTROL);
-	if (ret)
-		return ret;
-
-	return xe_gt_idle_disable_c6(gt);
-}
-
 /**
  * xe_guc_pc_override_gucrc_mode - override GUCRC mode
  * @pc: Xe_GuC_PC instance
@@ -1217,9 +1188,6 @@ int xe_guc_pc_start(struct xe_guc_pc *pc)
 		return -ETIMEDOUT;
 
 	if (xe->info.skip_guc_pc) {
-		if (xe->info.platform != XE_PVC)
-			xe_gt_idle_enable_c6(gt);
-
 		/* Request max possible since dynamic freq mgmt is not enabled */
 		pc_set_cur_freq(pc, UINT_MAX);
 		return 0;
@@ -1257,15 +1225,6 @@ int xe_guc_pc_start(struct xe_guc_pc *pc)
 	if (ret)
 		return ret;
 
-	if (xe->info.platform == XE_PVC) {
-		xe_guc_pc_gucrc_disable(pc);
-		return 0;
-	}
-
-	ret = pc_action_setup_gucrc(pc, GUCRC_FIRMWARE_CONTROL);
-	if (ret)
-		return ret;
-
 	/* Enable SLPC Optimized Strategy for compute */
 	ret = pc_action_set_strategy(pc, SLPC_OPTIMIZED_STRATEGY_COMPUTE);
 
@@ -1285,10 +1244,8 @@ int xe_guc_pc_stop(struct xe_guc_pc *pc)
 {
 	struct xe_device *xe = pc_to_xe(pc);
 
-	if (xe->info.skip_guc_pc) {
-		xe_gt_idle_disable_c6(pc_to_gt(pc));
+	if (xe->info.skip_guc_pc)
 		return 0;
-	}
 
 	mutex_lock(&pc->freq_lock);
 	pc->freq_ready = false;
@@ -1309,8 +1266,7 @@ static void xe_guc_pc_fini_hw(void *arg)
 	if (xe_device_wedged(xe))
 		return;
 
-	CLASS(xe_force_wake, fw_ref)(gt_to_fw(pc_to_gt(pc)), XE_FORCEWAKE_ALL);
-	xe_guc_pc_gucrc_disable(pc);
+	CLASS(xe_force_wake, fw_ref)(gt_to_fw(pc_to_gt(pc)), XE_FW_GT);
 	XE_WARN_ON(xe_guc_pc_stop(pc));
 
 	/* Bind requested freq to mert_freq_cap before unload */
diff --git a/drivers/gpu/drm/xe/xe_guc_pc.h b/drivers/gpu/drm/xe/xe_guc_pc.h
index 0e31396f103c..1b95873b262e 100644
--- a/drivers/gpu/drm/xe/xe_guc_pc.h
+++ b/drivers/gpu/drm/xe/xe_guc_pc.h
@@ -15,7 +15,6 @@ struct drm_printer;
 int xe_guc_pc_init(struct xe_guc_pc *pc);
 int xe_guc_pc_start(struct xe_guc_pc *pc);
 int xe_guc_pc_stop(struct xe_guc_pc *pc);
-int xe_guc_pc_gucrc_disable(struct xe_guc_pc *pc);
 int xe_guc_pc_override_gucrc_mode(struct xe_guc_pc *pc, enum slpc_gucrc_mode mode);
 int xe_guc_pc_unset_gucrc_mode(struct xe_guc_pc *pc);
 void xe_guc_pc_print(struct xe_guc_pc *pc, struct drm_printer *p);
diff --git a/drivers/gpu/drm/xe/xe_guc_rc.c b/drivers/gpu/drm/xe/xe_guc_rc.c
new file mode 100644
index 000000000000..214473be6c83
--- /dev/null
+++ b/drivers/gpu/drm/xe/xe_guc_rc.c
@@ -0,0 +1,114 @@
+// SPDX-License-Identifier: MIT
+/*
+ * Copyright © 2025 Intel Corporation
+ */
+
+#include <linux/device/devres.h>
+#include <drm/drm_print.h>
+
+#include "abi/guc_actions_slpc_abi.h"
+#include "xe_device.h"
+#include "xe_force_wake.h"
+#include "xe_gt.h"
+#include "xe_guc.h"
+#include "xe_gt_idle.h"
+#include "xe_gt_printk.h"
+#include "xe_guc_ct.h"
+#include "xe_guc_rc.h"
+#include "xe_pm.h"
+
+/**
+ * DOC: GuC RC (Render C-states)
+ *
+ * GuC handles the GT transition to deeper C-states in conjunction with Pcode.
+ * GuC RC can be enabled independently of the frequency component in SLPC,
+ * which is also controlled by GuC.
+ *
+ * This file will contain all H2G related logic for handling Render C-states.
+ * There are some calls to xe_gt_idle, where we enable host C6 when GuC RC is
+ * skipped. GuC RC is mostly independent of xe_guc_pc with the exception of
+ * functions that override the mode for which we have to rely on the SLPC H2G
+ * calls.
+ */
+
+static int guc_action_setup_gucrc(struct xe_guc *guc, u32 control)
+{
+	u32 action[] = {
+		GUC_ACTION_HOST2GUC_SETUP_PC_GUCRC,
+		control,
+	};
+	int ret;
+
+	ret = xe_guc_ct_send(&guc->ct, action, ARRAY_SIZE(action), 0, 0);
+	if (ret && !(xe_device_wedged(guc_to_xe(guc)) && ret == -ECANCELED))
+		xe_gt_err(guc_to_gt(guc),
+			  "GuC RC setup %s(%u) failed (%pe)\n",
+			   control == GUCRC_HOST_CONTROL ? "HOST_CONTROL" :
+			   control == GUCRC_FIRMWARE_CONTROL ? "FIRMWARE_CONTROL" :
+			   "UNKNOWN", control, ERR_PTR(ret));
+	return ret;
+}
+
+/**
+ * xe_guc_rc_disable() - Disable GuC RC
+ * @guc: Xe GuC instance
+ *
+ * Disables GuC RC by taking control of RC6 back from GuC.
+ */
+void xe_guc_rc_disable(struct xe_guc *guc)
+{
+	struct xe_device *xe = guc_to_xe(guc);
+
+	if (!xe->info.skip_guc_pc && (xe->info.platform != XE_PVC))
+		if (guc_action_setup_gucrc(guc, GUCRC_HOST_CONTROL))
+			return;
+
+	XE_WARN_ON(xe_gt_idle_disable_c6(guc_to_gt(guc)));
+}
+
+static void xe_guc_rc_fini_hw(void *arg)
+{
+	struct xe_guc *guc = arg;
+	struct xe_device *xe = guc_to_xe(guc);
+	struct xe_gt *gt = guc_to_gt(guc);
+
+	if (xe_device_wedged(xe))
+		return;
+
+	CLASS(xe_force_wake, fw_ref)(gt_to_fw(gt), XE_FW_GT);
+	xe_guc_rc_disable(guc);
+}
+
+/**
+ * xe_guc_rc_enable() - Enable GuC RC feature if applicable
+ * @guc: Xe GuC instance
+ *
+ * Enables GuC RC feature.
+ *
+ * Return: 0 on success, negative error code on error.
+ */
+int xe_guc_rc_enable(struct xe_guc *guc)
+{
+	struct xe_device *xe = guc_to_xe(guc);
+	struct xe_gt *gt = guc_to_gt(guc);
+
+	xe_gt_assert(gt, xe_device_uc_enabled(xe));
+
+	CLASS(xe_force_wake, fw_ref)(gt_to_fw(gt), XE_FW_GT);
+	if (!xe_force_wake_ref_has_domain(fw_ref.domains, XE_FW_GT))
+		return -ETIMEDOUT;
+
+	if (xe->info.platform == XE_PVC) {
+		xe_guc_rc_disable(guc);
+		return 0;
+	}
+
+	if (xe->info.skip_guc_pc) {
+		xe_gt_idle_enable_c6(gt);
+		return 0;
+	}
+
+	devm_add_action_or_reset(xe->drm.dev, xe_guc_rc_fini_hw, guc);
+
+	return guc_action_setup_gucrc(guc, GUCRC_FIRMWARE_CONTROL);
+}
diff --git a/drivers/gpu/drm/xe/xe_guc_rc.h b/drivers/gpu/drm/xe/xe_guc_rc.h
new file mode 100644
index 000000000000..9798cc80fb4a
--- /dev/null
+++ b/drivers/gpu/drm/xe/xe_guc_rc.h
@@ -0,0 +1,14 @@
+/* SPDX-License-Identifier: MIT */
+/*
+ * Copyright © 2025 Intel Corporation
+ */
+
+#ifndef _XE_GUC_RC_H_
+#define _XE_GUC_RC_H_
+
+struct xe_guc;
+
+void xe_guc_rc_disable(struct xe_guc *guc);
+int xe_guc_rc_enable(struct xe_guc *guc);
+
+#endif
diff --git a/drivers/gpu/drm/xe/xe_uc.c b/drivers/gpu/drm/xe/xe_uc.c
index 157520ea1783..2212f195f5a1 100644
--- a/drivers/gpu/drm/xe/xe_uc.c
+++ b/drivers/gpu/drm/xe/xe_uc.c
@@ -14,6 +14,7 @@
 #include "xe_gt_sriov_vf.h"
 #include "xe_guc.h"
 #include "xe_guc_pc.h"
+#include "xe_guc_rc.h"
 #include "xe_guc_engine_activity.h"
 #include "xe_huc.h"
 #include "xe_sriov.h"
@@ -216,6 +217,10 @@ int xe_uc_load_hw(struct xe_uc *uc)
 	if (ret)
 		goto err_out;
 
+	ret = xe_guc_rc_enable(&uc->guc);
+	if (ret)
+		goto err_out;
+
 	xe_guc_engine_activity_enable_stats(&uc->guc);
 
 	/* We don't fail the driver load if HuC fails to auth */
@@ -244,11 +249,6 @@ int xe_uc_reset_prepare(struct xe_uc *uc)
 	return xe_guc_reset_prepare(&uc->guc);
 }
 
-void xe_uc_gucrc_disable(struct xe_uc *uc)
-{
-	XE_WARN_ON(xe_guc_pc_gucrc_disable(&uc->guc.pc));
-}
-
 void xe_uc_stop_prepare(struct xe_uc *uc)
 {
 	xe_gsc_stop_prepare(&uc->gsc);
diff --git a/drivers/gpu/drm/xe/xe_uc.h b/drivers/gpu/drm/xe/xe_uc.h
index 5398da1a8097..255a54a8f876 100644
--- a/drivers/gpu/drm/xe/xe_uc.h
+++ b/drivers/gpu/drm/xe/xe_uc.h
@@ -12,7 +12,6 @@ int xe_uc_init_noalloc(struct xe_uc *uc);
 int xe_uc_init(struct xe_uc *uc);
 int xe_uc_init_post_hwconfig(struct xe_uc *uc);
 int xe_uc_load_hw(struct xe_uc *uc);
-void xe_uc_gucrc_disable(struct xe_uc *uc);
 int xe_uc_reset_prepare(struct xe_uc *uc);
 void xe_uc_runtime_resume(struct xe_uc *uc);
 void xe_uc_runtime_suspend(struct xe_uc *uc);
-- 
2.38.1


^ permalink raw reply related	[flat|nested] 9+ messages in thread

* [PATCH v5 2/2] drm/xe: Add a wrapper for set/unset params
  2026-01-13 22:07 [PATCH v5 0/2] drm/xe: drm/xe: Separate out GuC RC code Vinay Belgaumkar
  2026-01-13 22:08 ` [PATCH v5 1/2] drm/xe: Decouple GuC RC code from xe_guc_pc Vinay Belgaumkar
@ 2026-01-13 22:08 ` Vinay Belgaumkar
  2026-01-13 22:17 ` ✗ CI.checkpatch: warning for drm/xe: drm/xe: Separate out GuC RC code (rev4) Patchwork
                   ` (3 subsequent siblings)
  5 siblings, 0 replies; 9+ messages in thread
From: Vinay Belgaumkar @ 2026-01-13 22:08 UTC (permalink / raw)
  To: intel-xe; +Cc: Vinay Belgaumkar

Also, extract out the GuC RC related set/unset param functions
into xe_guc_rc file. GuC still allows us to override GuC RC mode
using an SLPC H2G interface. Continue to use that interface, but
move the related code to the newly created xe_guc_rc file.

v2: xe_guc_rc functions to use guc pointer instead of gt (Michal W)
v3: Assert if runtime pm ref is not held (Michal W)

Signed-off-by: Vinay Belgaumkar <vinay.belgaumkar@intel.com>
---
 drivers/gpu/drm/xe/xe_guc_pc.c | 48 ++++++++++++++++------------------
 drivers/gpu/drm/xe/xe_guc_pc.h |  2 ++
 drivers/gpu/drm/xe/xe_guc_rc.c | 26 ++++++++++++++++++
 drivers/gpu/drm/xe/xe_guc_rc.h |  3 +++
 drivers/gpu/drm/xe/xe_oa.c     |  9 +++----
 5 files changed, 58 insertions(+), 30 deletions(-)

diff --git a/drivers/gpu/drm/xe/xe_guc_pc.c b/drivers/gpu/drm/xe/xe_guc_pc.c
index cf02c53ca3c5..96adbdbf8439 100644
--- a/drivers/gpu/drm/xe/xe_guc_pc.c
+++ b/drivers/gpu/drm/xe/xe_guc_pc.c
@@ -264,6 +264,29 @@ static int pc_action_unset_param(struct xe_guc_pc *pc, u8 id)
 	return ret;
 }
 
+/**
+ * xe_guc_pc_action_set_param() - Set value of SLPC param
+ * @pc: Xe_GuC_PC instance
+ * @id: Param id
+ * @value: Value to set
+ */
+int xe_guc_pc_action_set_param(struct xe_guc_pc *pc, u8 id, u32 value)
+{
+	xe_device_assert_mem_access(pc_to_xe(pc));
+	return pc_action_set_param(pc, id, value);
+}
+
+/**
+ * xe_guc_pc_action_unset_param() - Revert to default value
+ * @pc: Xe_GuC_PC instance
+ * @id: Param id
+ */
+int xe_guc_pc_action_unset_param(struct xe_guc_pc *pc, u8 id)
+{
+	xe_device_assert_mem_access(pc_to_xe(pc));
+	return pc_action_unset_param(pc, id);
+}
+
 static u32 decode_freq(u32 raw)
 {
 	return DIV_ROUND_CLOSEST(raw * GT_FREQUENCY_MULTIPLIER,
@@ -1045,31 +1068,6 @@ int xe_guc_pc_restore_stashed_freq(struct xe_guc_pc *pc)
 	return ret;
 }
 
-/**
- * xe_guc_pc_override_gucrc_mode - override GUCRC mode
- * @pc: Xe_GuC_PC instance
- * @mode: new value of the mode.
- *
- * Return: 0 on success, negative error code on error
- */
-int xe_guc_pc_override_gucrc_mode(struct xe_guc_pc *pc, enum slpc_gucrc_mode mode)
-{
-	guard(xe_pm_runtime)(pc_to_xe(pc));
-	return pc_action_set_param(pc, SLPC_PARAM_PWRGATE_RC_MODE, mode);
-}
-
-/**
- * xe_guc_pc_unset_gucrc_mode - unset GUCRC mode override
- * @pc: Xe_GuC_PC instance
- *
- * Return: 0 on success, negative error code on error
- */
-int xe_guc_pc_unset_gucrc_mode(struct xe_guc_pc *pc)
-{
-	guard(xe_pm_runtime)(pc_to_xe(pc));
-	return pc_action_unset_param(pc, SLPC_PARAM_PWRGATE_RC_MODE);
-}
-
 static void pc_init_pcode_freq(struct xe_guc_pc *pc)
 {
 	u32 min = DIV_ROUND_CLOSEST(pc->rpn_freq, GT_FREQUENCY_MULTIPLIER);
diff --git a/drivers/gpu/drm/xe/xe_guc_pc.h b/drivers/gpu/drm/xe/xe_guc_pc.h
index 1b95873b262e..00182a02a49e 100644
--- a/drivers/gpu/drm/xe/xe_guc_pc.h
+++ b/drivers/gpu/drm/xe/xe_guc_pc.h
@@ -18,6 +18,8 @@ int xe_guc_pc_stop(struct xe_guc_pc *pc);
 int xe_guc_pc_override_gucrc_mode(struct xe_guc_pc *pc, enum slpc_gucrc_mode mode);
 int xe_guc_pc_unset_gucrc_mode(struct xe_guc_pc *pc);
 void xe_guc_pc_print(struct xe_guc_pc *pc, struct drm_printer *p);
+int xe_guc_pc_action_set_param(struct xe_guc_pc *pc, u8 id, u32 value);
+int xe_guc_pc_action_unset_param(struct xe_guc_pc *pc, u8 id);
 
 u32 xe_guc_pc_get_act_freq(struct xe_guc_pc *pc);
 int xe_guc_pc_get_cur_freq(struct xe_guc_pc *pc, u32 *freq);
diff --git a/drivers/gpu/drm/xe/xe_guc_rc.c b/drivers/gpu/drm/xe/xe_guc_rc.c
index 214473be6c83..720f2ea44165 100644
--- a/drivers/gpu/drm/xe/xe_guc_rc.c
+++ b/drivers/gpu/drm/xe/xe_guc_rc.c
@@ -14,6 +14,7 @@
 #include "xe_gt_idle.h"
 #include "xe_gt_printk.h"
 #include "xe_guc_ct.h"
+#include "xe_guc_pc.h"
 #include "xe_guc_rc.h"
 #include "xe_pm.h"
 
@@ -112,3 +113,28 @@ int xe_guc_rc_enable(struct xe_guc *guc)
 
 	return guc_action_setup_gucrc(guc, GUCRC_FIRMWARE_CONTROL);
 }
+
+/**
+ * xe_guc_rc_override_mode() - override GUCRC mode
+ * @guc: Xe GuC instance
+ * @mode: new value of the mode.
+ *
+ * Return: 0 on success, negative error code on error
+ */
+int xe_guc_rc_override_mode(struct xe_guc *guc, enum slpc_gucrc_mode mode)
+{
+	guard(xe_pm_runtime)(guc_to_xe(guc));
+	return xe_guc_pc_action_set_param(&guc->pc, SLPC_PARAM_PWRGATE_RC_MODE, mode);
+}
+
+/**
+ * xe_guc_rc_unset_mode() - revert to default mode
+ * @guc: Xe GuC instance
+ *
+ * Return: 0 on success, negative error code on error
+ */
+int xe_guc_rc_unset_mode(struct xe_guc *guc)
+{
+	guard(xe_pm_runtime)(guc_to_xe(guc));
+	return xe_guc_pc_action_unset_param(&guc->pc, SLPC_PARAM_PWRGATE_RC_MODE);
+}
diff --git a/drivers/gpu/drm/xe/xe_guc_rc.h b/drivers/gpu/drm/xe/xe_guc_rc.h
index 9798cc80fb4a..3b0a6c435de6 100644
--- a/drivers/gpu/drm/xe/xe_guc_rc.h
+++ b/drivers/gpu/drm/xe/xe_guc_rc.h
@@ -7,8 +7,11 @@
 #define _XE_GUC_RC_H_
 
 struct xe_guc;
+enum slpc_gucrc_mode;
 
 void xe_guc_rc_disable(struct xe_guc *guc);
 int xe_guc_rc_enable(struct xe_guc *guc);
+int xe_guc_rc_override_mode(struct xe_guc *guc, enum slpc_gucrc_mode mode);
+int xe_guc_rc_unset_mode(struct xe_guc *guc);
 
 #endif
diff --git a/drivers/gpu/drm/xe/xe_oa.c b/drivers/gpu/drm/xe/xe_oa.c
index abf87fe0b345..ae811c9c5303 100644
--- a/drivers/gpu/drm/xe/xe_oa.c
+++ b/drivers/gpu/drm/xe/xe_oa.c
@@ -29,7 +29,7 @@
 #include "xe_gt.h"
 #include "xe_gt_mcr.h"
 #include "xe_gt_printk.h"
-#include "xe_guc_pc.h"
+#include "xe_guc_rc.h"
 #include "xe_macros.h"
 #include "xe_mmio.h"
 #include "xe_oa.h"
@@ -875,7 +875,7 @@ static void xe_oa_stream_destroy(struct xe_oa_stream *stream)
 
 	/* Wa_1509372804:pvc: Unset the override of GUCRC mode to enable rc6 */
 	if (stream->override_gucrc)
-		xe_gt_WARN_ON(gt, xe_guc_pc_unset_gucrc_mode(&gt->uc.guc.pc));
+		xe_gt_WARN_ON(gt, xe_guc_rc_unset_mode(&gt->uc.guc));
 
 	xe_oa_free_configs(stream);
 	xe_file_put(stream->xef);
@@ -1765,8 +1765,7 @@ static int xe_oa_stream_init(struct xe_oa_stream *stream,
 	 * state. Prevent this by overriding GUCRC mode.
 	 */
 	if (XE_GT_WA(stream->gt, 1509372804)) {
-		ret = xe_guc_pc_override_gucrc_mode(&gt->uc.guc.pc,
-						    SLPC_GUCRC_MODE_GUCRC_NO_RC6);
+		ret = xe_guc_rc_override_mode(&gt->uc.guc, SLPC_GUCRC_MODE_GUCRC_NO_RC6);
 		if (ret)
 			goto err_free_configs;
 
@@ -1824,7 +1823,7 @@ static int xe_oa_stream_init(struct xe_oa_stream *stream,
 	xe_force_wake_put(gt_to_fw(gt), stream->fw_ref);
 	xe_pm_runtime_put(stream->oa->xe);
 	if (stream->override_gucrc)
-		xe_gt_WARN_ON(gt, xe_guc_pc_unset_gucrc_mode(&gt->uc.guc.pc));
+		xe_gt_WARN_ON(gt, xe_guc_rc_unset_mode(&gt->uc.guc));
 err_free_configs:
 	xe_oa_free_configs(stream);
 exit:
-- 
2.38.1


^ permalink raw reply related	[flat|nested] 9+ messages in thread

* ✗ CI.checkpatch: warning for drm/xe: drm/xe: Separate out GuC RC code (rev4)
  2026-01-13 22:07 [PATCH v5 0/2] drm/xe: drm/xe: Separate out GuC RC code Vinay Belgaumkar
  2026-01-13 22:08 ` [PATCH v5 1/2] drm/xe: Decouple GuC RC code from xe_guc_pc Vinay Belgaumkar
  2026-01-13 22:08 ` [PATCH v5 2/2] drm/xe: Add a wrapper for set/unset params Vinay Belgaumkar
@ 2026-01-13 22:17 ` Patchwork
  2026-01-13 22:18 ` ✓ CI.KUnit: success " Patchwork
                   ` (2 subsequent siblings)
  5 siblings, 0 replies; 9+ messages in thread
From: Patchwork @ 2026-01-13 22:17 UTC (permalink / raw)
  To: Vinay Belgaumkar; +Cc: intel-xe

== Series Details ==

Series: drm/xe: drm/xe: Separate out GuC RC code (rev4)
URL   : https://patchwork.freedesktop.org/series/159128/
State : warning

== Summary ==

+ KERNEL=/kernel
+ git clone https://gitlab.freedesktop.org/drm/maintainer-tools mt
Cloning into 'mt'...
warning: redirecting to https://gitlab.freedesktop.org/drm/maintainer-tools.git/
+ git -C mt rev-list -n1 origin/master
ee83616c430ce70bd254bd2774d143a5733c8666
+ cd /kernel
+ git config --global --add safe.directory /kernel
+ git log -n1
commit c794cd9a309ec9db76aea0ea732fae4d6dabbe90
Author: Vinay Belgaumkar <vinay.belgaumkar@intel.com>
Date:   Tue Jan 13 14:08:01 2026 -0800

    drm/xe: Add a wrapper for set/unset params
    
    Also, extract out the GuC RC related set/unset param functions
    into xe_guc_rc file. GuC still allows us to override GuC RC mode
    using an SLPC H2G interface. Continue to use that interface, but
    move the related code to the newly created xe_guc_rc file.
    
    v2: xe_guc_rc functions to use guc pointer instead of gt (Michal W)
    v3: Assert if runtime pm ref is not held (Michal W)
    
    Signed-off-by: Vinay Belgaumkar <vinay.belgaumkar@intel.com>
+ /mt/dim checkpatch 5ef09fd6fa463fe02033807ed0c9c78957cdb0a8 drm-intel
25ece4383eae drm/xe: Decouple GuC RC code from xe_guc_pc
-:204: WARNING:FILE_PATH_CHANGES: added, moved or deleted file(s), does MAINTAINERS need updating?
#204: 
new file mode 100644

-:270: CHECK:UNNECESSARY_PARENTHESES: Unnecessary parentheses around 'xe->info.platform != XE_PVC'
#270: FILE: drivers/gpu/drm/xe/xe_guc_rc.c:62:
+	if (!xe->info.skip_guc_pc && (xe->info.platform != XE_PVC))

total: 0 errors, 1 warnings, 1 checks, 311 lines checked
c794cd9a309e drm/xe: Add a wrapper for set/unset params



^ permalink raw reply	[flat|nested] 9+ messages in thread

* ✓ CI.KUnit: success for drm/xe: drm/xe: Separate out GuC RC code (rev4)
  2026-01-13 22:07 [PATCH v5 0/2] drm/xe: drm/xe: Separate out GuC RC code Vinay Belgaumkar
                   ` (2 preceding siblings ...)
  2026-01-13 22:17 ` ✗ CI.checkpatch: warning for drm/xe: drm/xe: Separate out GuC RC code (rev4) Patchwork
@ 2026-01-13 22:18 ` Patchwork
  2026-01-13 22:52 ` ✓ Xe.CI.BAT: " Patchwork
  2026-01-14  7:31 ` ✗ Xe.CI.Full: failure " Patchwork
  5 siblings, 0 replies; 9+ messages in thread
From: Patchwork @ 2026-01-13 22:18 UTC (permalink / raw)
  To: Vinay Belgaumkar; +Cc: intel-xe

== Series Details ==

Series: drm/xe: drm/xe: Separate out GuC RC code (rev4)
URL   : https://patchwork.freedesktop.org/series/159128/
State : success

== Summary ==

+ trap cleanup EXIT
+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/xe/.kunitconfig
[22:17:07] Configuring KUnit Kernel ...
Generating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[22:17:11] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[22:17:43] Starting KUnit Kernel (1/1)...
[22:17:43] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[22:17:43] ================== guc_buf (11 subtests) ===================
[22:17:43] [PASSED] test_smallest
[22:17:43] [PASSED] test_largest
[22:17:43] [PASSED] test_granular
[22:17:43] [PASSED] test_unique
[22:17:43] [PASSED] test_overlap
[22:17:43] [PASSED] test_reusable
[22:17:43] [PASSED] test_too_big
[22:17:43] [PASSED] test_flush
[22:17:43] [PASSED] test_lookup
[22:17:43] [PASSED] test_data
[22:17:43] [PASSED] test_class
[22:17:43] ===================== [PASSED] guc_buf =====================
[22:17:43] =================== guc_dbm (7 subtests) ===================
[22:17:43] [PASSED] test_empty
[22:17:43] [PASSED] test_default
[22:17:43] ======================== test_size  ========================
[22:17:43] [PASSED] 4
[22:17:43] [PASSED] 8
[22:17:43] [PASSED] 32
[22:17:43] [PASSED] 256
[22:17:43] ==================== [PASSED] test_size ====================
[22:17:43] ======================= test_reuse  ========================
[22:17:43] [PASSED] 4
[22:17:43] [PASSED] 8
[22:17:43] [PASSED] 32
[22:17:43] [PASSED] 256
[22:17:43] =================== [PASSED] test_reuse ====================
[22:17:43] =================== test_range_overlap  ====================
[22:17:43] [PASSED] 4
[22:17:43] [PASSED] 8
[22:17:43] [PASSED] 32
[22:17:43] [PASSED] 256
[22:17:43] =============== [PASSED] test_range_overlap ================
[22:17:43] =================== test_range_compact  ====================
[22:17:43] [PASSED] 4
[22:17:43] [PASSED] 8
[22:17:43] [PASSED] 32
[22:17:43] [PASSED] 256
[22:17:43] =============== [PASSED] test_range_compact ================
[22:17:43] ==================== test_range_spare  =====================
[22:17:43] [PASSED] 4
[22:17:43] [PASSED] 8
[22:17:43] [PASSED] 32
[22:17:43] [PASSED] 256
[22:17:43] ================ [PASSED] test_range_spare =================
[22:17:43] ===================== [PASSED] guc_dbm =====================
[22:17:43] =================== guc_idm (6 subtests) ===================
[22:17:43] [PASSED] bad_init
[22:17:43] [PASSED] no_init
[22:17:43] [PASSED] init_fini
[22:17:43] [PASSED] check_used
[22:17:43] [PASSED] check_quota
[22:17:43] [PASSED] check_all
[22:17:43] ===================== [PASSED] guc_idm =====================
[22:17:43] ================== no_relay (3 subtests) ===================
[22:17:43] [PASSED] xe_drops_guc2pf_if_not_ready
[22:17:43] [PASSED] xe_drops_guc2vf_if_not_ready
[22:17:43] [PASSED] xe_rejects_send_if_not_ready
[22:17:43] ==================== [PASSED] no_relay =====================
[22:17:43] ================== pf_relay (14 subtests) ==================
[22:17:43] [PASSED] pf_rejects_guc2pf_too_short
[22:17:43] [PASSED] pf_rejects_guc2pf_too_long
[22:17:43] [PASSED] pf_rejects_guc2pf_no_payload
[22:17:43] [PASSED] pf_fails_no_payload
[22:17:43] [PASSED] pf_fails_bad_origin
[22:17:43] [PASSED] pf_fails_bad_type
[22:17:43] [PASSED] pf_txn_reports_error
[22:17:43] [PASSED] pf_txn_sends_pf2guc
[22:17:43] [PASSED] pf_sends_pf2guc
[22:17:43] [SKIPPED] pf_loopback_nop
[22:17:43] [SKIPPED] pf_loopback_echo
[22:17:43] [SKIPPED] pf_loopback_fail
[22:17:43] [SKIPPED] pf_loopback_busy
[22:17:43] [SKIPPED] pf_loopback_retry
[22:17:43] ==================== [PASSED] pf_relay =====================
[22:17:43] ================== vf_relay (3 subtests) ===================
[22:17:43] [PASSED] vf_rejects_guc2vf_too_short
[22:17:43] [PASSED] vf_rejects_guc2vf_too_long
[22:17:43] [PASSED] vf_rejects_guc2vf_no_payload
[22:17:43] ==================== [PASSED] vf_relay =====================
[22:17:43] ================ pf_gt_config (6 subtests) =================
[22:17:43] [PASSED] fair_contexts_1vf
[22:17:43] [PASSED] fair_doorbells_1vf
[22:17:43] [PASSED] fair_ggtt_1vf
[22:17:43] ====================== fair_contexts  ======================
[22:17:43] [PASSED] 1 VF
[22:17:43] [PASSED] 2 VFs
[22:17:43] [PASSED] 3 VFs
[22:17:43] [PASSED] 4 VFs
[22:17:43] [PASSED] 5 VFs
[22:17:43] [PASSED] 6 VFs
[22:17:43] [PASSED] 7 VFs
[22:17:43] [PASSED] 8 VFs
[22:17:43] [PASSED] 9 VFs
[22:17:43] [PASSED] 10 VFs
[22:17:43] [PASSED] 11 VFs
[22:17:43] [PASSED] 12 VFs
[22:17:43] [PASSED] 13 VFs
[22:17:43] [PASSED] 14 VFs
[22:17:43] [PASSED] 15 VFs
[22:17:43] [PASSED] 16 VFs
[22:17:43] [PASSED] 17 VFs
[22:17:43] [PASSED] 18 VFs
[22:17:43] [PASSED] 19 VFs
[22:17:43] [PASSED] 20 VFs
[22:17:43] [PASSED] 21 VFs
[22:17:43] [PASSED] 22 VFs
[22:17:43] [PASSED] 23 VFs
[22:17:43] [PASSED] 24 VFs
[22:17:43] [PASSED] 25 VFs
[22:17:43] [PASSED] 26 VFs
[22:17:43] [PASSED] 27 VFs
[22:17:43] [PASSED] 28 VFs
[22:17:43] [PASSED] 29 VFs
[22:17:43] [PASSED] 30 VFs
[22:17:43] [PASSED] 31 VFs
[22:17:43] [PASSED] 32 VFs
[22:17:43] [PASSED] 33 VFs
[22:17:43] [PASSED] 34 VFs
[22:17:43] [PASSED] 35 VFs
[22:17:43] [PASSED] 36 VFs
[22:17:43] [PASSED] 37 VFs
[22:17:43] [PASSED] 38 VFs
[22:17:43] [PASSED] 39 VFs
[22:17:43] [PASSED] 40 VFs
[22:17:43] [PASSED] 41 VFs
[22:17:43] [PASSED] 42 VFs
[22:17:43] [PASSED] 43 VFs
[22:17:43] [PASSED] 44 VFs
[22:17:43] [PASSED] 45 VFs
[22:17:43] [PASSED] 46 VFs
[22:17:43] [PASSED] 47 VFs
[22:17:43] [PASSED] 48 VFs
[22:17:43] [PASSED] 49 VFs
[22:17:43] [PASSED] 50 VFs
[22:17:43] [PASSED] 51 VFs
[22:17:43] [PASSED] 52 VFs
[22:17:43] [PASSED] 53 VFs
[22:17:43] [PASSED] 54 VFs
[22:17:43] [PASSED] 55 VFs
[22:17:43] [PASSED] 56 VFs
[22:17:43] [PASSED] 57 VFs
[22:17:43] [PASSED] 58 VFs
[22:17:43] [PASSED] 59 VFs
[22:17:43] [PASSED] 60 VFs
[22:17:43] [PASSED] 61 VFs
[22:17:43] [PASSED] 62 VFs
[22:17:43] [PASSED] 63 VFs
[22:17:43] ================== [PASSED] fair_contexts ==================
[22:17:43] ===================== fair_doorbells  ======================
[22:17:43] [PASSED] 1 VF
[22:17:43] [PASSED] 2 VFs
[22:17:43] [PASSED] 3 VFs
[22:17:43] [PASSED] 4 VFs
[22:17:43] [PASSED] 5 VFs
[22:17:43] [PASSED] 6 VFs
[22:17:43] [PASSED] 7 VFs
[22:17:43] [PASSED] 8 VFs
[22:17:43] [PASSED] 9 VFs
[22:17:43] [PASSED] 10 VFs
[22:17:43] [PASSED] 11 VFs
[22:17:43] [PASSED] 12 VFs
[22:17:43] [PASSED] 13 VFs
[22:17:43] [PASSED] 14 VFs
[22:17:43] [PASSED] 15 VFs
[22:17:43] [PASSED] 16 VFs
[22:17:43] [PASSED] 17 VFs
[22:17:43] [PASSED] 18 VFs
[22:17:43] [PASSED] 19 VFs
[22:17:43] [PASSED] 20 VFs
[22:17:43] [PASSED] 21 VFs
[22:17:43] [PASSED] 22 VFs
[22:17:43] [PASSED] 23 VFs
[22:17:43] [PASSED] 24 VFs
[22:17:43] [PASSED] 25 VFs
[22:17:43] [PASSED] 26 VFs
[22:17:43] [PASSED] 27 VFs
[22:17:43] [PASSED] 28 VFs
[22:17:43] [PASSED] 29 VFs
[22:17:43] [PASSED] 30 VFs
[22:17:43] [PASSED] 31 VFs
[22:17:43] [PASSED] 32 VFs
[22:17:43] [PASSED] 33 VFs
[22:17:43] [PASSED] 34 VFs
[22:17:43] [PASSED] 35 VFs
[22:17:43] [PASSED] 36 VFs
[22:17:43] [PASSED] 37 VFs
[22:17:43] [PASSED] 38 VFs
[22:17:43] [PASSED] 39 VFs
[22:17:43] [PASSED] 40 VFs
[22:17:43] [PASSED] 41 VFs
[22:17:43] [PASSED] 42 VFs
[22:17:43] [PASSED] 43 VFs
[22:17:43] [PASSED] 44 VFs
[22:17:43] [PASSED] 45 VFs
[22:17:43] [PASSED] 46 VFs
[22:17:43] [PASSED] 47 VFs
[22:17:43] [PASSED] 48 VFs
[22:17:43] [PASSED] 49 VFs
[22:17:43] [PASSED] 50 VFs
[22:17:43] [PASSED] 51 VFs
[22:17:43] [PASSED] 52 VFs
[22:17:43] [PASSED] 53 VFs
[22:17:43] [PASSED] 54 VFs
[22:17:43] [PASSED] 55 VFs
[22:17:43] [PASSED] 56 VFs
[22:17:43] [PASSED] 57 VFs
[22:17:43] [PASSED] 58 VFs
[22:17:43] [PASSED] 59 VFs
[22:17:43] [PASSED] 60 VFs
[22:17:43] [PASSED] 61 VFs
[22:17:43] [PASSED] 62 VFs
[22:17:43] [PASSED] 63 VFs
[22:17:43] ================= [PASSED] fair_doorbells ==================
[22:17:43] ======================== fair_ggtt  ========================
[22:17:43] [PASSED] 1 VF
[22:17:43] [PASSED] 2 VFs
[22:17:43] [PASSED] 3 VFs
[22:17:43] [PASSED] 4 VFs
[22:17:43] [PASSED] 5 VFs
[22:17:43] [PASSED] 6 VFs
[22:17:43] [PASSED] 7 VFs
[22:17:43] [PASSED] 8 VFs
[22:17:43] [PASSED] 9 VFs
[22:17:43] [PASSED] 10 VFs
[22:17:43] [PASSED] 11 VFs
[22:17:43] [PASSED] 12 VFs
[22:17:43] [PASSED] 13 VFs
[22:17:43] [PASSED] 14 VFs
[22:17:43] [PASSED] 15 VFs
[22:17:43] [PASSED] 16 VFs
[22:17:43] [PASSED] 17 VFs
[22:17:43] [PASSED] 18 VFs
[22:17:43] [PASSED] 19 VFs
[22:17:43] [PASSED] 20 VFs
[22:17:43] [PASSED] 21 VFs
[22:17:43] [PASSED] 22 VFs
[22:17:43] [PASSED] 23 VFs
[22:17:43] [PASSED] 24 VFs
[22:17:43] [PASSED] 25 VFs
[22:17:43] [PASSED] 26 VFs
[22:17:43] [PASSED] 27 VFs
[22:17:43] [PASSED] 28 VFs
[22:17:43] [PASSED] 29 VFs
[22:17:43] [PASSED] 30 VFs
[22:17:43] [PASSED] 31 VFs
[22:17:43] [PASSED] 32 VFs
[22:17:43] [PASSED] 33 VFs
[22:17:43] [PASSED] 34 VFs
[22:17:43] [PASSED] 35 VFs
[22:17:43] [PASSED] 36 VFs
[22:17:43] [PASSED] 37 VFs
[22:17:43] [PASSED] 38 VFs
[22:17:43] [PASSED] 39 VFs
[22:17:43] [PASSED] 40 VFs
[22:17:43] [PASSED] 41 VFs
[22:17:43] [PASSED] 42 VFs
[22:17:43] [PASSED] 43 VFs
[22:17:43] [PASSED] 44 VFs
[22:17:43] [PASSED] 45 VFs
[22:17:43] [PASSED] 46 VFs
[22:17:43] [PASSED] 47 VFs
[22:17:43] [PASSED] 48 VFs
[22:17:43] [PASSED] 49 VFs
[22:17:43] [PASSED] 50 VFs
[22:17:43] [PASSED] 51 VFs
[22:17:43] [PASSED] 52 VFs
[22:17:43] [PASSED] 53 VFs
[22:17:43] [PASSED] 54 VFs
[22:17:43] [PASSED] 55 VFs
[22:17:43] [PASSED] 56 VFs
[22:17:43] [PASSED] 57 VFs
[22:17:43] [PASSED] 58 VFs
[22:17:43] [PASSED] 59 VFs
[22:17:43] [PASSED] 60 VFs
[22:17:43] [PASSED] 61 VFs
[22:17:43] [PASSED] 62 VFs
[22:17:43] [PASSED] 63 VFs
[22:17:43] ==================== [PASSED] fair_ggtt ====================
[22:17:43] ================== [PASSED] pf_gt_config ===================
[22:17:43] ===================== lmtt (1 subtest) =====================
[22:17:43] ======================== test_ops  =========================
[22:17:43] [PASSED] 2-level
[22:17:43] [PASSED] multi-level
[22:17:43] ==================== [PASSED] test_ops =====================
[22:17:43] ====================== [PASSED] lmtt =======================
[22:17:43] ================= pf_service (11 subtests) =================
[22:17:43] [PASSED] pf_negotiate_any
[22:17:43] [PASSED] pf_negotiate_base_match
[22:17:43] [PASSED] pf_negotiate_base_newer
[22:17:43] [PASSED] pf_negotiate_base_next
[22:17:43] [SKIPPED] pf_negotiate_base_older
[22:17:43] [PASSED] pf_negotiate_base_prev
[22:17:43] [PASSED] pf_negotiate_latest_match
[22:17:43] [PASSED] pf_negotiate_latest_newer
[22:17:43] [PASSED] pf_negotiate_latest_next
[22:17:43] [SKIPPED] pf_negotiate_latest_older
[22:17:43] [SKIPPED] pf_negotiate_latest_prev
[22:17:43] =================== [PASSED] pf_service ====================
[22:17:43] ================= xe_guc_g2g (2 subtests) ==================
[22:17:43] ============== xe_live_guc_g2g_kunit_default  ==============
[22:17:43] ========= [SKIPPED] xe_live_guc_g2g_kunit_default ==========
[22:17:43] ============== xe_live_guc_g2g_kunit_allmem  ===============
[22:17:43] ========== [SKIPPED] xe_live_guc_g2g_kunit_allmem ==========
[22:17:43] =================== [SKIPPED] xe_guc_g2g ===================
[22:17:43] =================== xe_mocs (2 subtests) ===================
[22:17:43] ================ xe_live_mocs_kernel_kunit  ================
[22:17:43] =========== [SKIPPED] xe_live_mocs_kernel_kunit ============
[22:17:43] ================ xe_live_mocs_reset_kunit  =================
[22:17:43] ============ [SKIPPED] xe_live_mocs_reset_kunit ============
[22:17:43] ==================== [SKIPPED] xe_mocs =====================
[22:17:43] ================= xe_migrate (2 subtests) ==================
[22:17:43] ================= xe_migrate_sanity_kunit  =================
[22:17:43] ============ [SKIPPED] xe_migrate_sanity_kunit =============
[22:17:43] ================== xe_validate_ccs_kunit  ==================
[22:17:43] ============= [SKIPPED] xe_validate_ccs_kunit ==============
[22:17:43] =================== [SKIPPED] xe_migrate ===================
[22:17:43] ================== xe_dma_buf (1 subtest) ==================
[22:17:43] ==================== xe_dma_buf_kunit  =====================
[22:17:43] ================ [SKIPPED] xe_dma_buf_kunit ================
[22:17:43] =================== [SKIPPED] xe_dma_buf ===================
[22:17:43] ================= xe_bo_shrink (1 subtest) =================
[22:17:43] =================== xe_bo_shrink_kunit  ====================
[22:17:43] =============== [SKIPPED] xe_bo_shrink_kunit ===============
[22:17:43] ================== [SKIPPED] xe_bo_shrink ==================
[22:17:43] ==================== xe_bo (2 subtests) ====================
[22:17:43] ================== xe_ccs_migrate_kunit  ===================
[22:17:43] ============== [SKIPPED] xe_ccs_migrate_kunit ==============
[22:17:43] ==================== xe_bo_evict_kunit  ====================
[22:17:43] =============== [SKIPPED] xe_bo_evict_kunit ================
[22:17:43] ===================== [SKIPPED] xe_bo ======================
[22:17:43] ==================== args (13 subtests) ====================
[22:17:43] [PASSED] count_args_test
[22:17:43] [PASSED] call_args_example
[22:17:43] [PASSED] call_args_test
[22:17:43] [PASSED] drop_first_arg_example
[22:17:43] [PASSED] drop_first_arg_test
[22:17:43] [PASSED] first_arg_example
[22:17:43] [PASSED] first_arg_test
[22:17:43] [PASSED] last_arg_example
[22:17:43] [PASSED] last_arg_test
[22:17:43] [PASSED] pick_arg_example
[22:17:43] [PASSED] if_args_example
[22:17:43] [PASSED] if_args_test
[22:17:43] [PASSED] sep_comma_example
[22:17:43] ====================== [PASSED] args =======================
[22:17:43] =================== xe_pci (3 subtests) ====================
[22:17:43] ==================== check_graphics_ip  ====================
[22:17:43] [PASSED] 12.00 Xe_LP
[22:17:43] [PASSED] 12.10 Xe_LP+
[22:17:43] [PASSED] 12.55 Xe_HPG
[22:17:43] [PASSED] 12.60 Xe_HPC
[22:17:43] [PASSED] 12.70 Xe_LPG
[22:17:43] [PASSED] 12.71 Xe_LPG
[22:17:43] [PASSED] 12.74 Xe_LPG+
[22:17:43] [PASSED] 20.01 Xe2_HPG
[22:17:43] [PASSED] 20.02 Xe2_HPG
[22:17:43] [PASSED] 20.04 Xe2_LPG
[22:17:43] [PASSED] 30.00 Xe3_LPG
[22:17:43] [PASSED] 30.01 Xe3_LPG
[22:17:43] [PASSED] 30.03 Xe3_LPG
[22:17:43] [PASSED] 30.04 Xe3_LPG
[22:17:43] [PASSED] 30.05 Xe3_LPG
[22:17:43] [PASSED] 35.11 Xe3p_XPC
[22:17:43] ================ [PASSED] check_graphics_ip ================
[22:17:43] ===================== check_media_ip  ======================
[22:17:43] [PASSED] 12.00 Xe_M
[22:17:43] [PASSED] 12.55 Xe_HPM
[22:17:43] [PASSED] 13.00 Xe_LPM+
[22:17:43] [PASSED] 13.01 Xe2_HPM
[22:17:43] [PASSED] 20.00 Xe2_LPM
[22:17:43] [PASSED] 30.00 Xe3_LPM
[22:17:43] [PASSED] 30.02 Xe3_LPM
[22:17:43] [PASSED] 35.00 Xe3p_LPM
[22:17:43] [PASSED] 35.03 Xe3p_HPM
[22:17:43] ================= [PASSED] check_media_ip ==================
[22:17:43] =================== check_platform_desc  ===================
[22:17:43] [PASSED] 0x9A60 (TIGERLAKE)
[22:17:43] [PASSED] 0x9A68 (TIGERLAKE)
[22:17:43] [PASSED] 0x9A70 (TIGERLAKE)
[22:17:43] [PASSED] 0x9A40 (TIGERLAKE)
[22:17:43] [PASSED] 0x9A49 (TIGERLAKE)
[22:17:43] [PASSED] 0x9A59 (TIGERLAKE)
[22:17:43] [PASSED] 0x9A78 (TIGERLAKE)
[22:17:43] [PASSED] 0x9AC0 (TIGERLAKE)
[22:17:43] [PASSED] 0x9AC9 (TIGERLAKE)
[22:17:43] [PASSED] 0x9AD9 (TIGERLAKE)
[22:17:43] [PASSED] 0x9AF8 (TIGERLAKE)
[22:17:43] [PASSED] 0x4C80 (ROCKETLAKE)
[22:17:43] [PASSED] 0x4C8A (ROCKETLAKE)
[22:17:43] [PASSED] 0x4C8B (ROCKETLAKE)
[22:17:43] [PASSED] 0x4C8C (ROCKETLAKE)
[22:17:43] [PASSED] 0x4C90 (ROCKETLAKE)
[22:17:43] [PASSED] 0x4C9A (ROCKETLAKE)
[22:17:43] [PASSED] 0x4680 (ALDERLAKE_S)
[22:17:43] [PASSED] 0x4682 (ALDERLAKE_S)
[22:17:43] [PASSED] 0x4688 (ALDERLAKE_S)
[22:17:43] [PASSED] 0x468A (ALDERLAKE_S)
[22:17:43] [PASSED] 0x468B (ALDERLAKE_S)
[22:17:43] [PASSED] 0x4690 (ALDERLAKE_S)
[22:17:43] [PASSED] 0x4692 (ALDERLAKE_S)
[22:17:43] [PASSED] 0x4693 (ALDERLAKE_S)
[22:17:43] [PASSED] 0x46A0 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46A1 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46A2 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46A3 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46A6 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46A8 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46AA (ALDERLAKE_P)
[22:17:43] [PASSED] 0x462A (ALDERLAKE_P)
[22:17:43] [PASSED] 0x4626 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x4628 (ALDERLAKE_P)
stty: 'standard input': Inappropriate ioctl for device
[22:17:43] [PASSED] 0x46B0 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46B1 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46B2 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46B3 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46C0 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46C1 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46C2 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46C3 (ALDERLAKE_P)
[22:17:43] [PASSED] 0x46D0 (ALDERLAKE_N)
[22:17:43] [PASSED] 0x46D1 (ALDERLAKE_N)
[22:17:43] [PASSED] 0x46D2 (ALDERLAKE_N)
[22:17:43] [PASSED] 0x46D3 (ALDERLAKE_N)
[22:17:43] [PASSED] 0x46D4 (ALDERLAKE_N)
[22:17:43] [PASSED] 0xA721 (ALDERLAKE_P)
[22:17:43] [PASSED] 0xA7A1 (ALDERLAKE_P)
[22:17:43] [PASSED] 0xA7A9 (ALDERLAKE_P)
[22:17:43] [PASSED] 0xA7AC (ALDERLAKE_P)
[22:17:43] [PASSED] 0xA7AD (ALDERLAKE_P)
[22:17:43] [PASSED] 0xA720 (ALDERLAKE_P)
[22:17:43] [PASSED] 0xA7A0 (ALDERLAKE_P)
[22:17:43] [PASSED] 0xA7A8 (ALDERLAKE_P)
[22:17:43] [PASSED] 0xA7AA (ALDERLAKE_P)
[22:17:43] [PASSED] 0xA7AB (ALDERLAKE_P)
[22:17:43] [PASSED] 0xA780 (ALDERLAKE_S)
[22:17:43] [PASSED] 0xA781 (ALDERLAKE_S)
[22:17:43] [PASSED] 0xA782 (ALDERLAKE_S)
[22:17:43] [PASSED] 0xA783 (ALDERLAKE_S)
[22:17:43] [PASSED] 0xA788 (ALDERLAKE_S)
[22:17:43] [PASSED] 0xA789 (ALDERLAKE_S)
[22:17:43] [PASSED] 0xA78A (ALDERLAKE_S)
[22:17:43] [PASSED] 0xA78B (ALDERLAKE_S)
[22:17:43] [PASSED] 0x4905 (DG1)
[22:17:43] [PASSED] 0x4906 (DG1)
[22:17:43] [PASSED] 0x4907 (DG1)
[22:17:43] [PASSED] 0x4908 (DG1)
[22:17:43] [PASSED] 0x4909 (DG1)
[22:17:43] [PASSED] 0x56C0 (DG2)
[22:17:43] [PASSED] 0x56C2 (DG2)
[22:17:43] [PASSED] 0x56C1 (DG2)
[22:17:43] [PASSED] 0x7D51 (METEORLAKE)
[22:17:43] [PASSED] 0x7DD1 (METEORLAKE)
[22:17:43] [PASSED] 0x7D41 (METEORLAKE)
[22:17:43] [PASSED] 0x7D67 (METEORLAKE)
[22:17:43] [PASSED] 0xB640 (METEORLAKE)
[22:17:43] [PASSED] 0x56A0 (DG2)
[22:17:43] [PASSED] 0x56A1 (DG2)
[22:17:43] [PASSED] 0x56A2 (DG2)
[22:17:43] [PASSED] 0x56BE (DG2)
[22:17:43] [PASSED] 0x56BF (DG2)
[22:17:43] [PASSED] 0x5690 (DG2)
[22:17:43] [PASSED] 0x5691 (DG2)
[22:17:43] [PASSED] 0x5692 (DG2)
[22:17:43] [PASSED] 0x56A5 (DG2)
[22:17:43] [PASSED] 0x56A6 (DG2)
[22:17:43] [PASSED] 0x56B0 (DG2)
[22:17:43] [PASSED] 0x56B1 (DG2)
[22:17:43] [PASSED] 0x56BA (DG2)
[22:17:43] [PASSED] 0x56BB (DG2)
[22:17:43] [PASSED] 0x56BC (DG2)
[22:17:43] [PASSED] 0x56BD (DG2)
[22:17:43] [PASSED] 0x5693 (DG2)
[22:17:43] [PASSED] 0x5694 (DG2)
[22:17:43] [PASSED] 0x5695 (DG2)
[22:17:43] [PASSED] 0x56A3 (DG2)
[22:17:43] [PASSED] 0x56A4 (DG2)
[22:17:43] [PASSED] 0x56B2 (DG2)
[22:17:43] [PASSED] 0x56B3 (DG2)
[22:17:43] [PASSED] 0x5696 (DG2)
[22:17:43] [PASSED] 0x5697 (DG2)
[22:17:43] [PASSED] 0xB69 (PVC)
[22:17:43] [PASSED] 0xB6E (PVC)
[22:17:43] [PASSED] 0xBD4 (PVC)
[22:17:43] [PASSED] 0xBD5 (PVC)
[22:17:43] [PASSED] 0xBD6 (PVC)
[22:17:43] [PASSED] 0xBD7 (PVC)
[22:17:43] [PASSED] 0xBD8 (PVC)
[22:17:43] [PASSED] 0xBD9 (PVC)
[22:17:43] [PASSED] 0xBDA (PVC)
[22:17:43] [PASSED] 0xBDB (PVC)
[22:17:43] [PASSED] 0xBE0 (PVC)
[22:17:43] [PASSED] 0xBE1 (PVC)
[22:17:43] [PASSED] 0xBE5 (PVC)
[22:17:43] [PASSED] 0x7D40 (METEORLAKE)
[22:17:43] [PASSED] 0x7D45 (METEORLAKE)
[22:17:43] [PASSED] 0x7D55 (METEORLAKE)
[22:17:43] [PASSED] 0x7D60 (METEORLAKE)
[22:17:43] [PASSED] 0x7DD5 (METEORLAKE)
[22:17:43] [PASSED] 0x6420 (LUNARLAKE)
[22:17:43] [PASSED] 0x64A0 (LUNARLAKE)
[22:17:43] [PASSED] 0x64B0 (LUNARLAKE)
[22:17:43] [PASSED] 0xE202 (BATTLEMAGE)
[22:17:43] [PASSED] 0xE209 (BATTLEMAGE)
[22:17:43] [PASSED] 0xE20B (BATTLEMAGE)
[22:17:43] [PASSED] 0xE20C (BATTLEMAGE)
[22:17:43] [PASSED] 0xE20D (BATTLEMAGE)
[22:17:43] [PASSED] 0xE210 (BATTLEMAGE)
[22:17:43] [PASSED] 0xE211 (BATTLEMAGE)
[22:17:43] [PASSED] 0xE212 (BATTLEMAGE)
[22:17:43] [PASSED] 0xE216 (BATTLEMAGE)
[22:17:43] [PASSED] 0xE220 (BATTLEMAGE)
[22:17:43] [PASSED] 0xE221 (BATTLEMAGE)
[22:17:43] [PASSED] 0xE222 (BATTLEMAGE)
[22:17:43] [PASSED] 0xE223 (BATTLEMAGE)
[22:17:43] [PASSED] 0xB080 (PANTHERLAKE)
[22:17:43] [PASSED] 0xB081 (PANTHERLAKE)
[22:17:43] [PASSED] 0xB082 (PANTHERLAKE)
[22:17:43] [PASSED] 0xB083 (PANTHERLAKE)
[22:17:43] [PASSED] 0xB084 (PANTHERLAKE)
[22:17:43] [PASSED] 0xB085 (PANTHERLAKE)
[22:17:43] [PASSED] 0xB086 (PANTHERLAKE)
[22:17:43] [PASSED] 0xB087 (PANTHERLAKE)
[22:17:43] [PASSED] 0xB08F (PANTHERLAKE)
[22:17:43] [PASSED] 0xB090 (PANTHERLAKE)
[22:17:43] [PASSED] 0xB0A0 (PANTHERLAKE)
[22:17:43] [PASSED] 0xB0B0 (PANTHERLAKE)
[22:17:43] [PASSED] 0xFD80 (PANTHERLAKE)
[22:17:43] [PASSED] 0xFD81 (PANTHERLAKE)
[22:17:43] [PASSED] 0xD740 (NOVALAKE_S)
[22:17:43] [PASSED] 0xD741 (NOVALAKE_S)
[22:17:43] [PASSED] 0xD742 (NOVALAKE_S)
[22:17:43] [PASSED] 0xD743 (NOVALAKE_S)
[22:17:43] [PASSED] 0xD744 (NOVALAKE_S)
[22:17:43] [PASSED] 0xD745 (NOVALAKE_S)
[22:17:43] [PASSED] 0x674C (CRESCENTISLAND)
[22:17:43] =============== [PASSED] check_platform_desc ===============
[22:17:43] ===================== [PASSED] xe_pci ======================
[22:17:43] =================== xe_rtp (2 subtests) ====================
[22:17:43] =============== xe_rtp_process_to_sr_tests  ================
[22:17:43] [PASSED] coalesce-same-reg
[22:17:43] [PASSED] no-match-no-add
[22:17:43] [PASSED] match-or
[22:17:43] [PASSED] match-or-xfail
[22:17:43] [PASSED] no-match-no-add-multiple-rules
[22:17:43] [PASSED] two-regs-two-entries
[22:17:43] [PASSED] clr-one-set-other
[22:17:43] [PASSED] set-field
[22:17:43] [PASSED] conflict-duplicate
[22:17:43] [PASSED] conflict-not-disjoint
[22:17:43] [PASSED] conflict-reg-type
[22:17:43] =========== [PASSED] xe_rtp_process_to_sr_tests ============
[22:17:43] ================== xe_rtp_process_tests  ===================
[22:17:43] [PASSED] active1
[22:17:43] [PASSED] active2
[22:17:43] [PASSED] active-inactive
[22:17:43] [PASSED] inactive-active
[22:17:43] [PASSED] inactive-1st_or_active-inactive
[22:17:43] [PASSED] inactive-2nd_or_active-inactive
[22:17:43] [PASSED] inactive-last_or_active-inactive
[22:17:43] [PASSED] inactive-no_or_active-inactive
[22:17:43] ============== [PASSED] xe_rtp_process_tests ===============
[22:17:43] ===================== [PASSED] xe_rtp ======================
[22:17:43] ==================== xe_wa (1 subtest) =====================
[22:17:43] ======================== xe_wa_gt  =========================
[22:17:43] [PASSED] TIGERLAKE B0
[22:17:43] [PASSED] DG1 A0
[22:17:43] [PASSED] DG1 B0
[22:17:43] [PASSED] ALDERLAKE_S A0
[22:17:43] [PASSED] ALDERLAKE_S B0
[22:17:43] [PASSED] ALDERLAKE_S C0
[22:17:43] [PASSED] ALDERLAKE_S D0
[22:17:43] [PASSED] ALDERLAKE_P A0
[22:17:43] [PASSED] ALDERLAKE_P B0
[22:17:43] [PASSED] ALDERLAKE_P C0
[22:17:43] [PASSED] ALDERLAKE_S RPLS D0
[22:17:43] [PASSED] ALDERLAKE_P RPLU E0
[22:17:43] [PASSED] DG2 G10 C0
[22:17:43] [PASSED] DG2 G11 B1
[22:17:43] [PASSED] DG2 G12 A1
[22:17:43] [PASSED] METEORLAKE 12.70(Xe_LPG) A0 13.00(Xe_LPM+) A0
[22:17:43] [PASSED] METEORLAKE 12.71(Xe_LPG) A0 13.00(Xe_LPM+) A0
[22:17:43] [PASSED] METEORLAKE 12.74(Xe_LPG+) A0 13.00(Xe_LPM+) A0
[22:17:43] [PASSED] LUNARLAKE 20.04(Xe2_LPG) A0 20.00(Xe2_LPM) A0
[22:17:43] [PASSED] LUNARLAKE 20.04(Xe2_LPG) B0 20.00(Xe2_LPM) A0
[22:17:43] [PASSED] BATTLEMAGE 20.01(Xe2_HPG) A0 13.01(Xe2_HPM) A1
[22:17:43] [PASSED] PANTHERLAKE 30.00(Xe3_LPG) A0 30.00(Xe3_LPM) A0
[22:17:43] ==================== [PASSED] xe_wa_gt =====================
[22:17:43] ====================== [PASSED] xe_wa ======================
[22:17:43] ============================================================
[22:17:43] Testing complete. Ran 512 tests: passed: 494, skipped: 18
[22:17:43] Elapsed time: 36.358s total, 4.274s configuring, 31.568s building, 0.467s running

+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/tests/.kunitconfig
[22:17:44] Configuring KUnit Kernel ...
Regenerating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[22:17:45] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[22:18:10] Starting KUnit Kernel (1/1)...
[22:18:10] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[22:18:10] ============ drm_test_pick_cmdline (2 subtests) ============
[22:18:10] [PASSED] drm_test_pick_cmdline_res_1920_1080_60
[22:18:10] =============== drm_test_pick_cmdline_named  ===============
[22:18:10] [PASSED] NTSC
[22:18:10] [PASSED] NTSC-J
[22:18:10] [PASSED] PAL
[22:18:10] [PASSED] PAL-M
[22:18:10] =========== [PASSED] drm_test_pick_cmdline_named ===========
[22:18:10] ============== [PASSED] drm_test_pick_cmdline ==============
[22:18:10] == drm_test_atomic_get_connector_for_encoder (1 subtest) ===
[22:18:10] [PASSED] drm_test_drm_atomic_get_connector_for_encoder
[22:18:10] ==== [PASSED] drm_test_atomic_get_connector_for_encoder ====
[22:18:10] =========== drm_validate_clone_mode (2 subtests) ===========
[22:18:10] ============== drm_test_check_in_clone_mode  ===============
[22:18:10] [PASSED] in_clone_mode
[22:18:10] [PASSED] not_in_clone_mode
[22:18:10] ========== [PASSED] drm_test_check_in_clone_mode ===========
[22:18:10] =============== drm_test_check_valid_clones  ===============
[22:18:10] [PASSED] not_in_clone_mode
[22:18:10] [PASSED] valid_clone
[22:18:10] [PASSED] invalid_clone
[22:18:10] =========== [PASSED] drm_test_check_valid_clones ===========
[22:18:10] ============= [PASSED] drm_validate_clone_mode =============
[22:18:10] ============= drm_validate_modeset (1 subtest) =============
[22:18:10] [PASSED] drm_test_check_connector_changed_modeset
[22:18:10] ============== [PASSED] drm_validate_modeset ===============
[22:18:10] ====== drm_test_bridge_get_current_state (2 subtests) ======
[22:18:10] [PASSED] drm_test_drm_bridge_get_current_state_atomic
[22:18:10] [PASSED] drm_test_drm_bridge_get_current_state_legacy
[22:18:10] ======== [PASSED] drm_test_bridge_get_current_state ========
[22:18:10] ====== drm_test_bridge_helper_reset_crtc (3 subtests) ======
[22:18:10] [PASSED] drm_test_drm_bridge_helper_reset_crtc_atomic
[22:18:10] [PASSED] drm_test_drm_bridge_helper_reset_crtc_atomic_disabled
[22:18:10] [PASSED] drm_test_drm_bridge_helper_reset_crtc_legacy
[22:18:10] ======== [PASSED] drm_test_bridge_helper_reset_crtc ========
[22:18:10] ============== drm_bridge_alloc (2 subtests) ===============
[22:18:10] [PASSED] drm_test_drm_bridge_alloc_basic
[22:18:10] [PASSED] drm_test_drm_bridge_alloc_get_put
[22:18:10] ================ [PASSED] drm_bridge_alloc =================
[22:18:10] ================== drm_buddy (8 subtests) ==================
[22:18:10] [PASSED] drm_test_buddy_alloc_limit
[22:18:10] [PASSED] drm_test_buddy_alloc_optimistic
[22:18:10] [PASSED] drm_test_buddy_alloc_pessimistic
[22:18:10] [PASSED] drm_test_buddy_alloc_pathological
[22:18:10] [PASSED] drm_test_buddy_alloc_contiguous
[22:18:10] [PASSED] drm_test_buddy_alloc_clear
[22:18:11] [PASSED] drm_test_buddy_alloc_range_bias
[22:18:11] [PASSED] drm_test_buddy_fragmentation_performance
[22:18:11] ==================== [PASSED] drm_buddy ====================
[22:18:11] ============= drm_cmdline_parser (40 subtests) =============
[22:18:11] [PASSED] drm_test_cmdline_force_d_only
[22:18:11] [PASSED] drm_test_cmdline_force_D_only_dvi
[22:18:11] [PASSED] drm_test_cmdline_force_D_only_hdmi
[22:18:11] [PASSED] drm_test_cmdline_force_D_only_not_digital
[22:18:11] [PASSED] drm_test_cmdline_force_e_only
[22:18:11] [PASSED] drm_test_cmdline_res
[22:18:11] [PASSED] drm_test_cmdline_res_vesa
[22:18:11] [PASSED] drm_test_cmdline_res_vesa_rblank
[22:18:11] [PASSED] drm_test_cmdline_res_rblank
[22:18:11] [PASSED] drm_test_cmdline_res_bpp
[22:18:11] [PASSED] drm_test_cmdline_res_refresh
[22:18:11] [PASSED] drm_test_cmdline_res_bpp_refresh
[22:18:11] [PASSED] drm_test_cmdline_res_bpp_refresh_interlaced
[22:18:11] [PASSED] drm_test_cmdline_res_bpp_refresh_margins
[22:18:11] [PASSED] drm_test_cmdline_res_bpp_refresh_force_off
[22:18:11] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on
[22:18:11] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on_analog
[22:18:11] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on_digital
[22:18:11] [PASSED] drm_test_cmdline_res_bpp_refresh_interlaced_margins_force_on
[22:18:11] [PASSED] drm_test_cmdline_res_margins_force_on
[22:18:11] [PASSED] drm_test_cmdline_res_vesa_margins
[22:18:11] [PASSED] drm_test_cmdline_name
[22:18:11] [PASSED] drm_test_cmdline_name_bpp
[22:18:11] [PASSED] drm_test_cmdline_name_option
[22:18:11] [PASSED] drm_test_cmdline_name_bpp_option
[22:18:11] [PASSED] drm_test_cmdline_rotate_0
[22:18:11] [PASSED] drm_test_cmdline_rotate_90
[22:18:11] [PASSED] drm_test_cmdline_rotate_180
[22:18:11] [PASSED] drm_test_cmdline_rotate_270
[22:18:11] [PASSED] drm_test_cmdline_hmirror
[22:18:11] [PASSED] drm_test_cmdline_vmirror
[22:18:11] [PASSED] drm_test_cmdline_margin_options
[22:18:11] [PASSED] drm_test_cmdline_multiple_options
[22:18:11] [PASSED] drm_test_cmdline_bpp_extra_and_option
[22:18:11] [PASSED] drm_test_cmdline_extra_and_option
[22:18:11] [PASSED] drm_test_cmdline_freestanding_options
[22:18:11] [PASSED] drm_test_cmdline_freestanding_force_e_and_options
[22:18:11] [PASSED] drm_test_cmdline_panel_orientation
[22:18:11] ================ drm_test_cmdline_invalid  =================
[22:18:11] [PASSED] margin_only
[22:18:11] [PASSED] interlace_only
[22:18:11] [PASSED] res_missing_x
[22:18:11] [PASSED] res_missing_y
[22:18:11] [PASSED] res_bad_y
[22:18:11] [PASSED] res_missing_y_bpp
[22:18:11] [PASSED] res_bad_bpp
[22:18:11] [PASSED] res_bad_refresh
[22:18:11] [PASSED] res_bpp_refresh_force_on_off
[22:18:11] [PASSED] res_invalid_mode
[22:18:11] [PASSED] res_bpp_wrong_place_mode
[22:18:11] [PASSED] name_bpp_refresh
[22:18:11] [PASSED] name_refresh
[22:18:11] [PASSED] name_refresh_wrong_mode
[22:18:11] [PASSED] name_refresh_invalid_mode
[22:18:11] [PASSED] rotate_multiple
[22:18:11] [PASSED] rotate_invalid_val
[22:18:11] [PASSED] rotate_truncated
[22:18:11] [PASSED] invalid_option
[22:18:11] [PASSED] invalid_tv_option
[22:18:11] [PASSED] truncated_tv_option
[22:18:11] ============ [PASSED] drm_test_cmdline_invalid =============
[22:18:11] =============== drm_test_cmdline_tv_options  ===============
[22:18:11] [PASSED] NTSC
[22:18:11] [PASSED] NTSC_443
[22:18:11] [PASSED] NTSC_J
[22:18:11] [PASSED] PAL
[22:18:11] [PASSED] PAL_M
[22:18:11] [PASSED] PAL_N
[22:18:11] [PASSED] SECAM
[22:18:11] [PASSED] MONO_525
[22:18:11] [PASSED] MONO_625
[22:18:11] =========== [PASSED] drm_test_cmdline_tv_options ===========
[22:18:11] =============== [PASSED] drm_cmdline_parser ================
[22:18:11] ========== drmm_connector_hdmi_init (20 subtests) ==========
[22:18:11] [PASSED] drm_test_connector_hdmi_init_valid
[22:18:11] [PASSED] drm_test_connector_hdmi_init_bpc_8
[22:18:11] [PASSED] drm_test_connector_hdmi_init_bpc_10
[22:18:11] [PASSED] drm_test_connector_hdmi_init_bpc_12
[22:18:11] [PASSED] drm_test_connector_hdmi_init_bpc_invalid
[22:18:11] [PASSED] drm_test_connector_hdmi_init_bpc_null
[22:18:11] [PASSED] drm_test_connector_hdmi_init_formats_empty
[22:18:11] [PASSED] drm_test_connector_hdmi_init_formats_no_rgb
[22:18:11] === drm_test_connector_hdmi_init_formats_yuv420_allowed  ===
[22:18:11] [PASSED] supported_formats=0x9 yuv420_allowed=1
[22:18:11] [PASSED] supported_formats=0x9 yuv420_allowed=0
[22:18:11] [PASSED] supported_formats=0x3 yuv420_allowed=1
[22:18:11] [PASSED] supported_formats=0x3 yuv420_allowed=0
[22:18:11] === [PASSED] drm_test_connector_hdmi_init_formats_yuv420_allowed ===
[22:18:11] [PASSED] drm_test_connector_hdmi_init_null_ddc
[22:18:11] [PASSED] drm_test_connector_hdmi_init_null_product
[22:18:11] [PASSED] drm_test_connector_hdmi_init_null_vendor
[22:18:11] [PASSED] drm_test_connector_hdmi_init_product_length_exact
[22:18:11] [PASSED] drm_test_connector_hdmi_init_product_length_too_long
[22:18:11] [PASSED] drm_test_connector_hdmi_init_product_valid
[22:18:11] [PASSED] drm_test_connector_hdmi_init_vendor_length_exact
[22:18:11] [PASSED] drm_test_connector_hdmi_init_vendor_length_too_long
[22:18:11] [PASSED] drm_test_connector_hdmi_init_vendor_valid
[22:18:11] ========= drm_test_connector_hdmi_init_type_valid  =========
[22:18:11] [PASSED] HDMI-A
[22:18:11] [PASSED] HDMI-B
[22:18:11] ===== [PASSED] drm_test_connector_hdmi_init_type_valid =====
[22:18:11] ======== drm_test_connector_hdmi_init_type_invalid  ========
[22:18:11] [PASSED] Unknown
[22:18:11] [PASSED] VGA
[22:18:11] [PASSED] DVI-I
[22:18:11] [PASSED] DVI-D
[22:18:11] [PASSED] DVI-A
[22:18:11] [PASSED] Composite
[22:18:11] [PASSED] SVIDEO
[22:18:11] [PASSED] LVDS
[22:18:11] [PASSED] Component
[22:18:11] [PASSED] DIN
[22:18:11] [PASSED] DP
[22:18:11] [PASSED] TV
[22:18:11] [PASSED] eDP
[22:18:11] [PASSED] Virtual
[22:18:11] [PASSED] DSI
[22:18:11] [PASSED] DPI
[22:18:11] [PASSED] Writeback
[22:18:11] [PASSED] SPI
[22:18:11] [PASSED] USB
[22:18:11] ==== [PASSED] drm_test_connector_hdmi_init_type_invalid ====
[22:18:11] ============ [PASSED] drmm_connector_hdmi_init =============
[22:18:11] ============= drmm_connector_init (3 subtests) =============
[22:18:11] [PASSED] drm_test_drmm_connector_init
[22:18:11] [PASSED] drm_test_drmm_connector_init_null_ddc
[22:18:11] ========= drm_test_drmm_connector_init_type_valid  =========
[22:18:11] [PASSED] Unknown
[22:18:11] [PASSED] VGA
[22:18:11] [PASSED] DVI-I
[22:18:11] [PASSED] DVI-D
[22:18:11] [PASSED] DVI-A
[22:18:11] [PASSED] Composite
[22:18:11] [PASSED] SVIDEO
[22:18:11] [PASSED] LVDS
[22:18:11] [PASSED] Component
[22:18:11] [PASSED] DIN
[22:18:11] [PASSED] DP
[22:18:11] [PASSED] HDMI-A
[22:18:11] [PASSED] HDMI-B
[22:18:11] [PASSED] TV
[22:18:11] [PASSED] eDP
[22:18:11] [PASSED] Virtual
[22:18:11] [PASSED] DSI
[22:18:11] [PASSED] DPI
[22:18:11] [PASSED] Writeback
[22:18:11] [PASSED] SPI
[22:18:11] [PASSED] USB
[22:18:11] ===== [PASSED] drm_test_drmm_connector_init_type_valid =====
[22:18:11] =============== [PASSED] drmm_connector_init ===============
[22:18:11] ========= drm_connector_dynamic_init (6 subtests) ==========
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_init
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_init_null_ddc
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_init_not_added
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_init_properties
[22:18:11] ===== drm_test_drm_connector_dynamic_init_type_valid  ======
[22:18:11] [PASSED] Unknown
[22:18:11] [PASSED] VGA
[22:18:11] [PASSED] DVI-I
[22:18:11] [PASSED] DVI-D
[22:18:11] [PASSED] DVI-A
[22:18:11] [PASSED] Composite
[22:18:11] [PASSED] SVIDEO
[22:18:11] [PASSED] LVDS
[22:18:11] [PASSED] Component
[22:18:11] [PASSED] DIN
[22:18:11] [PASSED] DP
[22:18:11] [PASSED] HDMI-A
[22:18:11] [PASSED] HDMI-B
[22:18:11] [PASSED] TV
[22:18:11] [PASSED] eDP
[22:18:11] [PASSED] Virtual
[22:18:11] [PASSED] DSI
[22:18:11] [PASSED] DPI
[22:18:11] [PASSED] Writeback
[22:18:11] [PASSED] SPI
[22:18:11] [PASSED] USB
[22:18:11] = [PASSED] drm_test_drm_connector_dynamic_init_type_valid ==
[22:18:11] ======== drm_test_drm_connector_dynamic_init_name  =========
[22:18:11] [PASSED] Unknown
[22:18:11] [PASSED] VGA
[22:18:11] [PASSED] DVI-I
[22:18:11] [PASSED] DVI-D
[22:18:11] [PASSED] DVI-A
[22:18:11] [PASSED] Composite
[22:18:11] [PASSED] SVIDEO
[22:18:11] [PASSED] LVDS
[22:18:11] [PASSED] Component
[22:18:11] [PASSED] DIN
[22:18:11] [PASSED] DP
[22:18:11] [PASSED] HDMI-A
[22:18:11] [PASSED] HDMI-B
[22:18:11] [PASSED] TV
[22:18:11] [PASSED] eDP
[22:18:11] [PASSED] Virtual
[22:18:11] [PASSED] DSI
[22:18:11] [PASSED] DPI
[22:18:11] [PASSED] Writeback
[22:18:11] [PASSED] SPI
[22:18:11] [PASSED] USB
[22:18:11] ==== [PASSED] drm_test_drm_connector_dynamic_init_name =====
[22:18:11] =========== [PASSED] drm_connector_dynamic_init ============
[22:18:11] ==== drm_connector_dynamic_register_early (4 subtests) =====
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_early_on_list
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_early_defer
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_early_no_init
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_early_no_mode_object
[22:18:11] ====== [PASSED] drm_connector_dynamic_register_early =======
[22:18:11] ======= drm_connector_dynamic_register (7 subtests) ========
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_on_list
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_no_defer
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_no_init
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_mode_object
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_sysfs
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_sysfs_name
[22:18:11] [PASSED] drm_test_drm_connector_dynamic_register_debugfs
[22:18:11] ========= [PASSED] drm_connector_dynamic_register ==========
[22:18:11] = drm_connector_attach_broadcast_rgb_property (2 subtests) =
[22:18:11] [PASSED] drm_test_drm_connector_attach_broadcast_rgb_property
[22:18:11] [PASSED] drm_test_drm_connector_attach_broadcast_rgb_property_hdmi_connector
[22:18:11] === [PASSED] drm_connector_attach_broadcast_rgb_property ===
[22:18:11] ========== drm_get_tv_mode_from_name (2 subtests) ==========
[22:18:11] ========== drm_test_get_tv_mode_from_name_valid  ===========
[22:18:11] [PASSED] NTSC
[22:18:11] [PASSED] NTSC-443
[22:18:11] [PASSED] NTSC-J
[22:18:11] [PASSED] PAL
[22:18:11] [PASSED] PAL-M
[22:18:11] [PASSED] PAL-N
[22:18:11] [PASSED] SECAM
[22:18:11] [PASSED] Mono
[22:18:11] ====== [PASSED] drm_test_get_tv_mode_from_name_valid =======
[22:18:11] [PASSED] drm_test_get_tv_mode_from_name_truncated
[22:18:11] ============ [PASSED] drm_get_tv_mode_from_name ============
[22:18:11] = drm_test_connector_hdmi_compute_mode_clock (12 subtests) =
[22:18:11] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb
[22:18:11] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_10bpc
[22:18:11] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_10bpc_vic_1
[22:18:11] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_12bpc
[22:18:11] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_12bpc_vic_1
[22:18:11] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_double
[22:18:11] = drm_test_connector_hdmi_compute_mode_clock_yuv420_valid  =
[22:18:11] [PASSED] VIC 96
[22:18:11] [PASSED] VIC 97
[22:18:11] [PASSED] VIC 101
[22:18:11] [PASSED] VIC 102
[22:18:11] [PASSED] VIC 106
[22:18:11] [PASSED] VIC 107
[22:18:11] === [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_valid ===
[22:18:11] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_10_bpc
[22:18:11] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_12_bpc
[22:18:11] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_8_bpc
[22:18:11] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_10_bpc
[22:18:11] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_12_bpc
[22:18:11] === [PASSED] drm_test_connector_hdmi_compute_mode_clock ====
[22:18:11] == drm_hdmi_connector_get_broadcast_rgb_name (2 subtests) ==
[22:18:11] === drm_test_drm_hdmi_connector_get_broadcast_rgb_name  ====
[22:18:11] [PASSED] Automatic
[22:18:11] [PASSED] Full
[22:18:11] [PASSED] Limited 16:235
[22:18:11] === [PASSED] drm_test_drm_hdmi_connector_get_broadcast_rgb_name ===
[22:18:11] [PASSED] drm_test_drm_hdmi_connector_get_broadcast_rgb_name_invalid
[22:18:11] ==== [PASSED] drm_hdmi_connector_get_broadcast_rgb_name ====
[22:18:11] == drm_hdmi_connector_get_output_format_name (2 subtests) ==
[22:18:11] === drm_test_drm_hdmi_connector_get_output_format_name  ====
[22:18:11] [PASSED] RGB
[22:18:11] [PASSED] YUV 4:2:0
[22:18:11] [PASSED] YUV 4:2:2
[22:18:11] [PASSED] YUV 4:4:4
[22:18:11] === [PASSED] drm_test_drm_hdmi_connector_get_output_format_name ===
[22:18:11] [PASSED] drm_test_drm_hdmi_connector_get_output_format_name_invalid
[22:18:11] ==== [PASSED] drm_hdmi_connector_get_output_format_name ====
[22:18:11] ============= drm_damage_helper (21 subtests) ==============
[22:18:11] [PASSED] drm_test_damage_iter_no_damage
[22:18:11] [PASSED] drm_test_damage_iter_no_damage_fractional_src
[22:18:11] [PASSED] drm_test_damage_iter_no_damage_src_moved
[22:18:11] [PASSED] drm_test_damage_iter_no_damage_fractional_src_moved
[22:18:11] [PASSED] drm_test_damage_iter_no_damage_not_visible
[22:18:11] [PASSED] drm_test_damage_iter_no_damage_no_crtc
[22:18:11] [PASSED] drm_test_damage_iter_no_damage_no_fb
[22:18:11] [PASSED] drm_test_damage_iter_simple_damage
[22:18:11] [PASSED] drm_test_damage_iter_single_damage
[22:18:11] [PASSED] drm_test_damage_iter_single_damage_intersect_src
[22:18:11] [PASSED] drm_test_damage_iter_single_damage_outside_src
[22:18:11] [PASSED] drm_test_damage_iter_single_damage_fractional_src
[22:18:11] [PASSED] drm_test_damage_iter_single_damage_intersect_fractional_src
[22:18:11] [PASSED] drm_test_damage_iter_single_damage_outside_fractional_src
[22:18:11] [PASSED] drm_test_damage_iter_single_damage_src_moved
[22:18:11] [PASSED] drm_test_damage_iter_single_damage_fractional_src_moved
[22:18:11] [PASSED] drm_test_damage_iter_damage
[22:18:11] [PASSED] drm_test_damage_iter_damage_one_intersect
[22:18:11] [PASSED] drm_test_damage_iter_damage_one_outside
[22:18:11] [PASSED] drm_test_damage_iter_damage_src_moved
[22:18:11] [PASSED] drm_test_damage_iter_damage_not_visible
[22:18:11] ================ [PASSED] drm_damage_helper ================
[22:18:11] ============== drm_dp_mst_helper (3 subtests) ==============
[22:18:11] ============== drm_test_dp_mst_calc_pbn_mode  ==============
[22:18:11] [PASSED] Clock 154000 BPP 30 DSC disabled
[22:18:11] [PASSED] Clock 234000 BPP 30 DSC disabled
[22:18:11] [PASSED] Clock 297000 BPP 24 DSC disabled
[22:18:11] [PASSED] Clock 332880 BPP 24 DSC enabled
[22:18:11] [PASSED] Clock 324540 BPP 24 DSC enabled
[22:18:11] ========== [PASSED] drm_test_dp_mst_calc_pbn_mode ==========
[22:18:11] ============== drm_test_dp_mst_calc_pbn_div  ===============
[22:18:11] [PASSED] Link rate 2000000 lane count 4
[22:18:11] [PASSED] Link rate 2000000 lane count 2
[22:18:11] [PASSED] Link rate 2000000 lane count 1
[22:18:11] [PASSED] Link rate 1350000 lane count 4
[22:18:11] [PASSED] Link rate 1350000 lane count 2
[22:18:11] [PASSED] Link rate 1350000 lane count 1
[22:18:11] [PASSED] Link rate 1000000 lane count 4
[22:18:11] [PASSED] Link rate 1000000 lane count 2
[22:18:11] [PASSED] Link rate 1000000 lane count 1
[22:18:11] [PASSED] Link rate 810000 lane count 4
[22:18:11] [PASSED] Link rate 810000 lane count 2
[22:18:11] [PASSED] Link rate 810000 lane count 1
[22:18:11] [PASSED] Link rate 540000 lane count 4
[22:18:11] [PASSED] Link rate 540000 lane count 2
[22:18:11] [PASSED] Link rate 540000 lane count 1
[22:18:11] [PASSED] Link rate 270000 lane count 4
[22:18:11] [PASSED] Link rate 270000 lane count 2
[22:18:11] [PASSED] Link rate 270000 lane count 1
[22:18:11] [PASSED] Link rate 162000 lane count 4
[22:18:11] [PASSED] Link rate 162000 lane count 2
[22:18:11] [PASSED] Link rate 162000 lane count 1
[22:18:11] ========== [PASSED] drm_test_dp_mst_calc_pbn_div ===========
[22:18:11] ========= drm_test_dp_mst_sideband_msg_req_decode  =========
[22:18:11] [PASSED] DP_ENUM_PATH_RESOURCES with port number
[22:18:11] [PASSED] DP_POWER_UP_PHY with port number
[22:18:11] [PASSED] DP_POWER_DOWN_PHY with port number
[22:18:11] [PASSED] DP_ALLOCATE_PAYLOAD with SDP stream sinks
[22:18:11] [PASSED] DP_ALLOCATE_PAYLOAD with port number
[22:18:11] [PASSED] DP_ALLOCATE_PAYLOAD with VCPI
[22:18:11] [PASSED] DP_ALLOCATE_PAYLOAD with PBN
[22:18:11] [PASSED] DP_QUERY_PAYLOAD with port number
[22:18:11] [PASSED] DP_QUERY_PAYLOAD with VCPI
[22:18:11] [PASSED] DP_REMOTE_DPCD_READ with port number
[22:18:11] [PASSED] DP_REMOTE_DPCD_READ with DPCD address
[22:18:11] [PASSED] DP_REMOTE_DPCD_READ with max number of bytes
[22:18:11] [PASSED] DP_REMOTE_DPCD_WRITE with port number
[22:18:11] [PASSED] DP_REMOTE_DPCD_WRITE with DPCD address
[22:18:11] [PASSED] DP_REMOTE_DPCD_WRITE with data array
[22:18:11] [PASSED] DP_REMOTE_I2C_READ with port number
[22:18:11] [PASSED] DP_REMOTE_I2C_READ with I2C device ID
[22:18:11] [PASSED] DP_REMOTE_I2C_READ with transactions array
[22:18:11] [PASSED] DP_REMOTE_I2C_WRITE with port number
[22:18:11] [PASSED] DP_REMOTE_I2C_WRITE with I2C device ID
[22:18:11] [PASSED] DP_REMOTE_I2C_WRITE with data array
[22:18:11] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream ID
[22:18:11] [PASSED] DP_QUERY_STREAM_ENC_STATUS with client ID
[22:18:11] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream event
[22:18:11] [PASSED] DP_QUERY_STREAM_ENC_STATUS with valid stream event
[22:18:11] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream behavior
[22:18:11] [PASSED] DP_QUERY_STREAM_ENC_STATUS with a valid stream behavior
[22:18:11] ===== [PASSED] drm_test_dp_mst_sideband_msg_req_decode =====
[22:18:11] ================ [PASSED] drm_dp_mst_helper ================
[22:18:11] ================== drm_exec (7 subtests) ===================
[22:18:11] [PASSED] sanitycheck
[22:18:11] [PASSED] test_lock
[22:18:11] [PASSED] test_lock_unlock
[22:18:11] [PASSED] test_duplicates
[22:18:11] [PASSED] test_prepare
[22:18:11] [PASSED] test_prepare_array
[22:18:11] [PASSED] test_multiple_loops
[22:18:11] ==================== [PASSED] drm_exec =====================
[22:18:11] =========== drm_format_helper_test (17 subtests) ===========
[22:18:11] ============== drm_test_fb_xrgb8888_to_gray8  ==============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ========== [PASSED] drm_test_fb_xrgb8888_to_gray8 ==========
[22:18:11] ============= drm_test_fb_xrgb8888_to_rgb332  ==============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb332 ==========
[22:18:11] ============= drm_test_fb_xrgb8888_to_rgb565  ==============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb565 ==========
[22:18:11] ============ drm_test_fb_xrgb8888_to_xrgb1555  =============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ======== [PASSED] drm_test_fb_xrgb8888_to_xrgb1555 =========
[22:18:11] ============ drm_test_fb_xrgb8888_to_argb1555  =============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ======== [PASSED] drm_test_fb_xrgb8888_to_argb1555 =========
[22:18:11] ============ drm_test_fb_xrgb8888_to_rgba5551  =============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ======== [PASSED] drm_test_fb_xrgb8888_to_rgba5551 =========
[22:18:11] ============= drm_test_fb_xrgb8888_to_rgb888  ==============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb888 ==========
[22:18:11] ============= drm_test_fb_xrgb8888_to_bgr888  ==============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ========= [PASSED] drm_test_fb_xrgb8888_to_bgr888 ==========
[22:18:11] ============ drm_test_fb_xrgb8888_to_argb8888  =============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ======== [PASSED] drm_test_fb_xrgb8888_to_argb8888 =========
[22:18:11] =========== drm_test_fb_xrgb8888_to_xrgb2101010  ===========
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ======= [PASSED] drm_test_fb_xrgb8888_to_xrgb2101010 =======
[22:18:11] =========== drm_test_fb_xrgb8888_to_argb2101010  ===========
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ======= [PASSED] drm_test_fb_xrgb8888_to_argb2101010 =======
[22:18:11] ============== drm_test_fb_xrgb8888_to_mono  ===============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ========== [PASSED] drm_test_fb_xrgb8888_to_mono ===========
[22:18:11] ==================== drm_test_fb_swab  =====================
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ================ [PASSED] drm_test_fb_swab =================
[22:18:11] ============ drm_test_fb_xrgb8888_to_xbgr8888  =============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ======== [PASSED] drm_test_fb_xrgb8888_to_xbgr8888 =========
[22:18:11] ============ drm_test_fb_xrgb8888_to_abgr8888  =============
[22:18:11] [PASSED] single_pixel_source_buffer
[22:18:11] [PASSED] single_pixel_clip_rectangle
[22:18:11] [PASSED] well_known_colors
[22:18:11] [PASSED] destination_pitch
[22:18:11] ======== [PASSED] drm_test_fb_xrgb8888_to_abgr8888 =========
[22:18:11] ================= drm_test_fb_clip_offset  =================
[22:18:11] [PASSED] pass through
[22:18:11] [PASSED] horizontal offset
[22:18:11] [PASSED] vertical offset
[22:18:11] [PASSED] horizontal and vertical offset
[22:18:11] [PASSED] horizontal offset (custom pitch)
[22:18:11] [PASSED] vertical offset (custom pitch)
[22:18:11] [PASSED] horizontal and vertical offset (custom pitch)
[22:18:11] ============= [PASSED] drm_test_fb_clip_offset =============
[22:18:11] =================== drm_test_fb_memcpy  ====================
[22:18:11] [PASSED] single_pixel_source_buffer: XR24 little-endian (0x34325258)
[22:18:11] [PASSED] single_pixel_source_buffer: XRA8 little-endian (0x38415258)
[22:18:11] [PASSED] single_pixel_source_buffer: YU24 little-endian (0x34325559)
[22:18:11] [PASSED] single_pixel_clip_rectangle: XB24 little-endian (0x34324258)
[22:18:11] [PASSED] single_pixel_clip_rectangle: XRA8 little-endian (0x38415258)
[22:18:11] [PASSED] single_pixel_clip_rectangle: YU24 little-endian (0x34325559)
[22:18:11] [PASSED] well_known_colors: XB24 little-endian (0x34324258)
[22:18:11] [PASSED] well_known_colors: XRA8 little-endian (0x38415258)
[22:18:11] [PASSED] well_known_colors: YU24 little-endian (0x34325559)
[22:18:11] [PASSED] destination_pitch: XB24 little-endian (0x34324258)
[22:18:11] [PASSED] destination_pitch: XRA8 little-endian (0x38415258)
[22:18:11] [PASSED] destination_pitch: YU24 little-endian (0x34325559)
[22:18:11] =============== [PASSED] drm_test_fb_memcpy ================
[22:18:11] ============= [PASSED] drm_format_helper_test ==============
[22:18:11] ================= drm_format (18 subtests) =================
[22:18:11] [PASSED] drm_test_format_block_width_invalid
[22:18:11] [PASSED] drm_test_format_block_width_one_plane
[22:18:11] [PASSED] drm_test_format_block_width_two_plane
[22:18:11] [PASSED] drm_test_format_block_width_three_plane
[22:18:11] [PASSED] drm_test_format_block_width_tiled
[22:18:11] [PASSED] drm_test_format_block_height_invalid
[22:18:11] [PASSED] drm_test_format_block_height_one_plane
[22:18:11] [PASSED] drm_test_format_block_height_two_plane
[22:18:11] [PASSED] drm_test_format_block_height_three_plane
[22:18:11] [PASSED] drm_test_format_block_height_tiled
[22:18:11] [PASSED] drm_test_format_min_pitch_invalid
[22:18:11] [PASSED] drm_test_format_min_pitch_one_plane_8bpp
[22:18:11] [PASSED] drm_test_format_min_pitch_one_plane_16bpp
[22:18:11] [PASSED] drm_test_format_min_pitch_one_plane_24bpp
[22:18:11] [PASSED] drm_test_format_min_pitch_one_plane_32bpp
[22:18:11] [PASSED] drm_test_format_min_pitch_two_plane
[22:18:11] [PASSED] drm_test_format_min_pitch_three_plane_8bpp
[22:18:11] [PASSED] drm_test_format_min_pitch_tiled
[22:18:11] =================== [PASSED] drm_format ====================
[22:18:11] ============== drm_framebuffer (10 subtests) ===============
[22:18:11] ========== drm_test_framebuffer_check_src_coords  ==========
[22:18:11] [PASSED] Success: source fits into fb
[22:18:11] [PASSED] Fail: overflowing fb with x-axis coordinate
[22:18:11] [PASSED] Fail: overflowing fb with y-axis coordinate
[22:18:11] [PASSED] Fail: overflowing fb with source width
[22:18:11] [PASSED] Fail: overflowing fb with source height
[22:18:11] ====== [PASSED] drm_test_framebuffer_check_src_coords ======
[22:18:11] [PASSED] drm_test_framebuffer_cleanup
[22:18:11] =============== drm_test_framebuffer_create  ===============
[22:18:11] [PASSED] ABGR8888 normal sizes
[22:18:11] [PASSED] ABGR8888 max sizes
[22:18:11] [PASSED] ABGR8888 pitch greater than min required
[22:18:11] [PASSED] ABGR8888 pitch less than min required
[22:18:11] [PASSED] ABGR8888 Invalid width
[22:18:11] [PASSED] ABGR8888 Invalid buffer handle
[22:18:11] [PASSED] No pixel format
[22:18:11] [PASSED] ABGR8888 Width 0
[22:18:11] [PASSED] ABGR8888 Height 0
[22:18:11] [PASSED] ABGR8888 Out of bound height * pitch combination
[22:18:11] [PASSED] ABGR8888 Large buffer offset
[22:18:11] [PASSED] ABGR8888 Buffer offset for inexistent plane
[22:18:11] [PASSED] ABGR8888 Invalid flag
[22:18:11] [PASSED] ABGR8888 Set DRM_MODE_FB_MODIFIERS without modifiers
[22:18:11] [PASSED] ABGR8888 Valid buffer modifier
[22:18:11] [PASSED] ABGR8888 Invalid buffer modifier(DRM_FORMAT_MOD_SAMSUNG_64_32_TILE)
[22:18:11] [PASSED] ABGR8888 Extra pitches without DRM_MODE_FB_MODIFIERS
[22:18:11] [PASSED] ABGR8888 Extra pitches with DRM_MODE_FB_MODIFIERS
[22:18:11] [PASSED] NV12 Normal sizes
[22:18:11] [PASSED] NV12 Max sizes
[22:18:11] [PASSED] NV12 Invalid pitch
[22:18:11] [PASSED] NV12 Invalid modifier/missing DRM_MODE_FB_MODIFIERS flag
[22:18:11] [PASSED] NV12 different  modifier per-plane
[22:18:11] [PASSED] NV12 with DRM_FORMAT_MOD_SAMSUNG_64_32_TILE
[22:18:11] [PASSED] NV12 Valid modifiers without DRM_MODE_FB_MODIFIERS
[22:18:11] [PASSED] NV12 Modifier for inexistent plane
[22:18:11] [PASSED] NV12 Handle for inexistent plane
[22:18:11] [PASSED] NV12 Handle for inexistent plane without DRM_MODE_FB_MODIFIERS
[22:18:11] [PASSED] YVU420 DRM_MODE_FB_MODIFIERS set without modifier
[22:18:11] [PASSED] YVU420 Normal sizes
[22:18:11] [PASSED] YVU420 Max sizes
[22:18:11] [PASSED] YVU420 Invalid pitch
[22:18:11] [PASSED] YVU420 Different pitches
[22:18:11] [PASSED] YVU420 Different buffer offsets/pitches
[22:18:11] [PASSED] YVU420 Modifier set just for plane 0, without DRM_MODE_FB_MODIFIERS
[22:18:11] [PASSED] YVU420 Modifier set just for planes 0, 1, without DRM_MODE_FB_MODIFIERS
[22:18:11] [PASSED] YVU420 Modifier set just for plane 0, 1, with DRM_MODE_FB_MODIFIERS
[22:18:11] [PASSED] YVU420 Valid modifier
[22:18:11] [PASSED] YVU420 Different modifiers per plane
[22:18:11] [PASSED] YVU420 Modifier for inexistent plane
[22:18:11] [PASSED] YUV420_10BIT Invalid modifier(DRM_FORMAT_MOD_LINEAR)
[22:18:11] [PASSED] X0L2 Normal sizes
[22:18:11] [PASSED] X0L2 Max sizes
[22:18:11] [PASSED] X0L2 Invalid pitch
[22:18:11] [PASSED] X0L2 Pitch greater than minimum required
[22:18:11] [PASSED] X0L2 Handle for inexistent plane
[22:18:11] [PASSED] X0L2 Offset for inexistent plane, without DRM_MODE_FB_MODIFIERS set
[22:18:11] [PASSED] X0L2 Modifier without DRM_MODE_FB_MODIFIERS set
[22:18:11] [PASSED] X0L2 Valid modifier
[22:18:11] [PASSED] X0L2 Modifier for inexistent plane
[22:18:11] =========== [PASSED] drm_test_framebuffer_create ===========
[22:18:11] [PASSED] drm_test_framebuffer_free
[22:18:11] [PASSED] drm_test_framebuffer_init
[22:18:11] [PASSED] drm_test_framebuffer_init_bad_format
[22:18:11] [PASSED] drm_test_framebuffer_init_dev_mismatch
[22:18:11] [PASSED] drm_test_framebuffer_lookup
[22:18:11] [PASSED] drm_test_framebuffer_lookup_inexistent
[22:18:11] [PASSED] drm_test_framebuffer_modifiers_not_supported
[22:18:11] ================= [PASSED] drm_framebuffer =================
[22:18:11] ================ drm_gem_shmem (8 subtests) ================
[22:18:11] [PASSED] drm_gem_shmem_test_obj_create
[22:18:11] [PASSED] drm_gem_shmem_test_obj_create_private
[22:18:11] [PASSED] drm_gem_shmem_test_pin_pages
[22:18:11] [PASSED] drm_gem_shmem_test_vmap
[22:18:11] [PASSED] drm_gem_shmem_test_get_sg_table
[22:18:11] [PASSED] drm_gem_shmem_test_get_pages_sgt
[22:18:11] [PASSED] drm_gem_shmem_test_madvise
[22:18:11] [PASSED] drm_gem_shmem_test_purge
[22:18:11] ================== [PASSED] drm_gem_shmem ==================
[22:18:11] === drm_atomic_helper_connector_hdmi_check (27 subtests) ===
[22:18:11] [PASSED] drm_test_check_broadcast_rgb_auto_cea_mode
[22:18:11] [PASSED] drm_test_check_broadcast_rgb_auto_cea_mode_vic_1
[22:18:11] [PASSED] drm_test_check_broadcast_rgb_full_cea_mode
[22:18:11] [PASSED] drm_test_check_broadcast_rgb_full_cea_mode_vic_1
[22:18:11] [PASSED] drm_test_check_broadcast_rgb_limited_cea_mode
[22:18:11] [PASSED] drm_test_check_broadcast_rgb_limited_cea_mode_vic_1
[22:18:11] ====== drm_test_check_broadcast_rgb_cea_mode_yuv420  =======
[22:18:11] [PASSED] Automatic
[22:18:11] [PASSED] Full
[22:18:11] [PASSED] Limited 16:235
[22:18:11] == [PASSED] drm_test_check_broadcast_rgb_cea_mode_yuv420 ===
[22:18:11] [PASSED] drm_test_check_broadcast_rgb_crtc_mode_changed
[22:18:11] [PASSED] drm_test_check_broadcast_rgb_crtc_mode_not_changed
[22:18:11] [PASSED] drm_test_check_disable_connector
[22:18:11] [PASSED] drm_test_check_hdmi_funcs_reject_rate
[22:18:11] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_rgb
[22:18:11] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_yuv420
[22:18:11] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_ignore_yuv422
[22:18:11] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_ignore_yuv420
[22:18:11] [PASSED] drm_test_check_driver_unsupported_fallback_yuv420
[22:18:11] [PASSED] drm_test_check_output_bpc_crtc_mode_changed
[22:18:11] [PASSED] drm_test_check_output_bpc_crtc_mode_not_changed
[22:18:11] [PASSED] drm_test_check_output_bpc_dvi
[22:18:11] [PASSED] drm_test_check_output_bpc_format_vic_1
[22:18:11] [PASSED] drm_test_check_output_bpc_format_display_8bpc_only
[22:18:11] [PASSED] drm_test_check_output_bpc_format_display_rgb_only
[22:18:11] [PASSED] drm_test_check_output_bpc_format_driver_8bpc_only
[22:18:11] [PASSED] drm_test_check_output_bpc_format_driver_rgb_only
[22:18:11] [PASSED] drm_test_check_tmds_char_rate_rgb_8bpc
[22:18:11] [PASSED] drm_test_check_tmds_char_rate_rgb_10bpc
[22:18:11] [PASSED] drm_test_check_tmds_char_rate_rgb_12bpc
[22:18:11] ===== [PASSED] drm_atomic_helper_connector_hdmi_check ======
[22:18:11] === drm_atomic_helper_connector_hdmi_reset (6 subtests) ====
[22:18:11] [PASSED] drm_test_check_broadcast_rgb_value
[22:18:11] [PASSED] drm_test_check_bpc_8_value
[22:18:11] [PASSED] drm_test_check_bpc_10_value
[22:18:11] [PASSED] drm_test_check_bpc_12_value
[22:18:11] [PASSED] drm_test_check_format_value
[22:18:11] [PASSED] drm_test_check_tmds_char_value
[22:18:11] ===== [PASSED] drm_atomic_helper_connector_hdmi_reset ======
[22:18:11] = drm_atomic_helper_connector_hdmi_mode_valid (4 subtests) =
[22:18:11] [PASSED] drm_test_check_mode_valid
[22:18:11] [PASSED] drm_test_check_mode_valid_reject
[22:18:11] [PASSED] drm_test_check_mode_valid_reject_rate
[22:18:11] [PASSED] drm_test_check_mode_valid_reject_max_clock
[22:18:11] === [PASSED] drm_atomic_helper_connector_hdmi_mode_valid ===
[22:18:11] ================= drm_managed (2 subtests) =================
[22:18:11] [PASSED] drm_test_managed_release_action
[22:18:11] [PASSED] drm_test_managed_run_action
[22:18:11] =================== [PASSED] drm_managed ===================
[22:18:11] =================== drm_mm (6 subtests) ====================
[22:18:11] [PASSED] drm_test_mm_init
[22:18:11] [PASSED] drm_test_mm_debug
[22:18:11] [PASSED] drm_test_mm_align32
[22:18:11] [PASSED] drm_test_mm_align64
[22:18:11] [PASSED] drm_test_mm_lowest
[22:18:11] [PASSED] drm_test_mm_highest
[22:18:11] ===================== [PASSED] drm_mm ======================
[22:18:11] ============= drm_modes_analog_tv (5 subtests) =============
[22:18:11] [PASSED] drm_test_modes_analog_tv_mono_576i
[22:18:11] [PASSED] drm_test_modes_analog_tv_ntsc_480i
[22:18:11] [PASSED] drm_test_modes_analog_tv_ntsc_480i_inlined
[22:18:11] [PASSED] drm_test_modes_analog_tv_pal_576i
[22:18:11] [PASSED] drm_test_modes_analog_tv_pal_576i_inlined
[22:18:11] =============== [PASSED] drm_modes_analog_tv ===============
[22:18:11] ============== drm_plane_helper (2 subtests) ===============
[22:18:11] =============== drm_test_check_plane_state  ================
[22:18:11] [PASSED] clipping_simple
[22:18:11] [PASSED] clipping_rotate_reflect
[22:18:11] [PASSED] positioning_simple
[22:18:11] [PASSED] upscaling
[22:18:11] [PASSED] downscaling
[22:18:11] [PASSED] rounding1
[22:18:11] [PASSED] rounding2
[22:18:11] [PASSED] rounding3
[22:18:11] [PASSED] rounding4
[22:18:11] =========== [PASSED] drm_test_check_plane_state ============
[22:18:11] =========== drm_test_check_invalid_plane_state  ============
[22:18:11] [PASSED] positioning_invalid
[22:18:11] [PASSED] upscaling_invalid
[22:18:11] [PASSED] downscaling_invalid
[22:18:11] ======= [PASSED] drm_test_check_invalid_plane_state ========
[22:18:11] ================ [PASSED] drm_plane_helper =================
[22:18:11] ====== drm_connector_helper_tv_get_modes (1 subtest) =======
[22:18:11] ====== drm_test_connector_helper_tv_get_modes_check  =======
[22:18:11] [PASSED] None
[22:18:11] [PASSED] PAL
[22:18:11] [PASSED] NTSC
[22:18:11] [PASSED] Both, NTSC Default
[22:18:11] [PASSED] Both, PAL Default
[22:18:11] [PASSED] Both, NTSC Default, with PAL on command-line
[22:18:11] [PASSED] Both, PAL Default, with NTSC on command-line
[22:18:11] == [PASSED] drm_test_connector_helper_tv_get_modes_check ===
[22:18:11] ======== [PASSED] drm_connector_helper_tv_get_modes ========
[22:18:11] ================== drm_rect (9 subtests) ===================
[22:18:11] [PASSED] drm_test_rect_clip_scaled_div_by_zero
[22:18:11] [PASSED] drm_test_rect_clip_scaled_not_clipped
[22:18:11] [PASSED] drm_test_rect_clip_scaled_clipped
[22:18:11] [PASSED] drm_test_rect_clip_scaled_signed_vs_unsigned
[22:18:11] ================= drm_test_rect_intersect  =================
[22:18:11] [PASSED] top-left x bottom-right: 2x2+1+1 x 2x2+0+0
[22:18:11] [PASSED] top-right x bottom-left: 2x2+0+0 x 2x2+1-1
[22:18:11] [PASSED] bottom-left x top-right: 2x2+1-1 x 2x2+0+0
[22:18:11] [PASSED] bottom-right x top-left: 2x2+0+0 x 2x2+1+1
[22:18:11] [PASSED] right x left: 2x1+0+0 x 3x1+1+0
[22:18:11] [PASSED] left x right: 3x1+1+0 x 2x1+0+0
[22:18:11] [PASSED] up x bottom: 1x2+0+0 x 1x3+0-1
[22:18:11] [PASSED] bottom x up: 1x3+0-1 x 1x2+0+0
[22:18:11] [PASSED] touching corner: 1x1+0+0 x 2x2+1+1
[22:18:11] [PASSED] touching side: 1x1+0+0 x 1x1+1+0
[22:18:11] [PASSED] equal rects: 2x2+0+0 x 2x2+0+0
[22:18:11] [PASSED] inside another: 2x2+0+0 x 1x1+1+1
[22:18:11] [PASSED] far away: 1x1+0+0 x 1x1+3+6
[22:18:11] [PASSED] points intersecting: 0x0+5+10 x 0x0+5+10
[22:18:11] [PASSED] points not intersecting: 0x0+0+0 x 0x0+5+10
[22:18:11] ============= [PASSED] drm_test_rect_intersect =============
[22:18:11] ================ drm_test_rect_calc_hscale  ================
[22:18:11] [PASSED] normal use
[22:18:11] [PASSED] out of max range
[22:18:11] [PASSED] out of min range
[22:18:11] [PASSED] zero dst
[22:18:11] [PASSED] negative src
[22:18:11] [PASSED] negative dst
[22:18:11] ============ [PASSED] drm_test_rect_calc_hscale ============
[22:18:11] ================ drm_test_rect_calc_vscale  ================
[22:18:11] [PASSED] normal use
stty: 'standard input': Inappropriate ioctl for device
[22:18:11] [PASSED] out of max range
[22:18:11] [PASSED] out of min range
[22:18:11] [PASSED] zero dst
[22:18:11] [PASSED] negative src
[22:18:11] [PASSED] negative dst
[22:18:11] ============ [PASSED] drm_test_rect_calc_vscale ============
[22:18:11] ================== drm_test_rect_rotate  ===================
[22:18:11] [PASSED] reflect-x
[22:18:11] [PASSED] reflect-y
[22:18:11] [PASSED] rotate-0
[22:18:11] [PASSED] rotate-90
[22:18:11] [PASSED] rotate-180
[22:18:11] [PASSED] rotate-270
[22:18:11] ============== [PASSED] drm_test_rect_rotate ===============
[22:18:11] ================ drm_test_rect_rotate_inv  =================
[22:18:11] [PASSED] reflect-x
[22:18:11] [PASSED] reflect-y
[22:18:11] [PASSED] rotate-0
[22:18:11] [PASSED] rotate-90
[22:18:11] [PASSED] rotate-180
[22:18:11] [PASSED] rotate-270
[22:18:11] ============ [PASSED] drm_test_rect_rotate_inv =============
[22:18:11] ==================== [PASSED] drm_rect =====================
[22:18:11] ============ drm_sysfb_modeset_test (1 subtest) ============
[22:18:11] ============ drm_test_sysfb_build_fourcc_list  =============
[22:18:11] [PASSED] no native formats
[22:18:11] [PASSED] XRGB8888 as native format
[22:18:11] [PASSED] remove duplicates
[22:18:11] [PASSED] convert alpha formats
[22:18:11] [PASSED] random formats
[22:18:11] ======== [PASSED] drm_test_sysfb_build_fourcc_list =========
[22:18:11] ============= [PASSED] drm_sysfb_modeset_test ==============
[22:18:11] ================== drm_fixp (2 subtests) ===================
[22:18:11] [PASSED] drm_test_int2fixp
[22:18:11] [PASSED] drm_test_sm2fixp
[22:18:11] ==================== [PASSED] drm_fixp =====================
[22:18:11] ============================================================
[22:18:11] Testing complete. Ran 624 tests: passed: 624
[22:18:11] Elapsed time: 27.159s total, 1.647s configuring, 25.084s building, 0.411s running

+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/ttm/tests/.kunitconfig
[22:18:11] Configuring KUnit Kernel ...
Regenerating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[22:18:12] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[22:18:22] Starting KUnit Kernel (1/1)...
[22:18:22] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[22:18:22] ================= ttm_device (5 subtests) ==================
[22:18:22] [PASSED] ttm_device_init_basic
[22:18:22] [PASSED] ttm_device_init_multiple
[22:18:22] [PASSED] ttm_device_fini_basic
[22:18:22] [PASSED] ttm_device_init_no_vma_man
[22:18:22] ================== ttm_device_init_pools  ==================
[22:18:22] [PASSED] No DMA allocations, no DMA32 required
[22:18:22] [PASSED] DMA allocations, DMA32 required
[22:18:22] [PASSED] No DMA allocations, DMA32 required
[22:18:22] [PASSED] DMA allocations, no DMA32 required
[22:18:22] ============== [PASSED] ttm_device_init_pools ==============
[22:18:22] =================== [PASSED] ttm_device ====================
[22:18:22] ================== ttm_pool (8 subtests) ===================
[22:18:22] ================== ttm_pool_alloc_basic  ===================
[22:18:22] [PASSED] One page
[22:18:22] [PASSED] More than one page
[22:18:22] [PASSED] Above the allocation limit
[22:18:22] [PASSED] One page, with coherent DMA mappings enabled
[22:18:22] [PASSED] Above the allocation limit, with coherent DMA mappings enabled
[22:18:22] ============== [PASSED] ttm_pool_alloc_basic ===============
[22:18:22] ============== ttm_pool_alloc_basic_dma_addr  ==============
[22:18:22] [PASSED] One page
[22:18:22] [PASSED] More than one page
[22:18:22] [PASSED] Above the allocation limit
[22:18:22] [PASSED] One page, with coherent DMA mappings enabled
[22:18:22] [PASSED] Above the allocation limit, with coherent DMA mappings enabled
[22:18:22] ========== [PASSED] ttm_pool_alloc_basic_dma_addr ==========
[22:18:22] [PASSED] ttm_pool_alloc_order_caching_match
[22:18:22] [PASSED] ttm_pool_alloc_caching_mismatch
[22:18:22] [PASSED] ttm_pool_alloc_order_mismatch
[22:18:22] [PASSED] ttm_pool_free_dma_alloc
[22:18:22] [PASSED] ttm_pool_free_no_dma_alloc
[22:18:22] [PASSED] ttm_pool_fini_basic
[22:18:22] ==================== [PASSED] ttm_pool =====================
[22:18:22] ================ ttm_resource (8 subtests) =================
[22:18:22] ================= ttm_resource_init_basic  =================
[22:18:22] [PASSED] Init resource in TTM_PL_SYSTEM
[22:18:22] [PASSED] Init resource in TTM_PL_VRAM
[22:18:22] [PASSED] Init resource in a private placement
[22:18:22] [PASSED] Init resource in TTM_PL_SYSTEM, set placement flags
[22:18:22] ============= [PASSED] ttm_resource_init_basic =============
[22:18:22] [PASSED] ttm_resource_init_pinned
[22:18:22] [PASSED] ttm_resource_fini_basic
[22:18:22] [PASSED] ttm_resource_manager_init_basic
[22:18:22] [PASSED] ttm_resource_manager_usage_basic
[22:18:22] [PASSED] ttm_resource_manager_set_used_basic
[22:18:22] [PASSED] ttm_sys_man_alloc_basic
[22:18:22] [PASSED] ttm_sys_man_free_basic
[22:18:22] ================== [PASSED] ttm_resource ===================
[22:18:22] =================== ttm_tt (15 subtests) ===================
[22:18:22] ==================== ttm_tt_init_basic  ====================
[22:18:22] [PASSED] Page-aligned size
[22:18:22] [PASSED] Extra pages requested
[22:18:22] ================ [PASSED] ttm_tt_init_basic ================
[22:18:22] [PASSED] ttm_tt_init_misaligned
[22:18:22] [PASSED] ttm_tt_fini_basic
[22:18:22] [PASSED] ttm_tt_fini_sg
[22:18:22] [PASSED] ttm_tt_fini_shmem
[22:18:22] [PASSED] ttm_tt_create_basic
[22:18:22] [PASSED] ttm_tt_create_invalid_bo_type
[22:18:22] [PASSED] ttm_tt_create_ttm_exists
[22:18:22] [PASSED] ttm_tt_create_failed
[22:18:22] [PASSED] ttm_tt_destroy_basic
[22:18:22] [PASSED] ttm_tt_populate_null_ttm
[22:18:22] [PASSED] ttm_tt_populate_populated_ttm
[22:18:22] [PASSED] ttm_tt_unpopulate_basic
[22:18:22] [PASSED] ttm_tt_unpopulate_empty_ttm
[22:18:22] [PASSED] ttm_tt_swapin_basic
[22:18:22] ===================== [PASSED] ttm_tt ======================
[22:18:22] =================== ttm_bo (14 subtests) ===================
[22:18:22] =========== ttm_bo_reserve_optimistic_no_ticket  ===========
[22:18:22] [PASSED] Cannot be interrupted and sleeps
[22:18:22] [PASSED] Cannot be interrupted, locks straight away
[22:18:22] [PASSED] Can be interrupted, sleeps
[22:18:22] ======= [PASSED] ttm_bo_reserve_optimistic_no_ticket =======
[22:18:22] [PASSED] ttm_bo_reserve_locked_no_sleep
[22:18:22] [PASSED] ttm_bo_reserve_no_wait_ticket
[22:18:22] [PASSED] ttm_bo_reserve_double_resv
[22:18:22] [PASSED] ttm_bo_reserve_interrupted
[22:18:22] [PASSED] ttm_bo_reserve_deadlock
[22:18:22] [PASSED] ttm_bo_unreserve_basic
[22:18:22] [PASSED] ttm_bo_unreserve_pinned
[22:18:22] [PASSED] ttm_bo_unreserve_bulk
[22:18:22] [PASSED] ttm_bo_fini_basic
[22:18:22] [PASSED] ttm_bo_fini_shared_resv
[22:18:22] [PASSED] ttm_bo_pin_basic
[22:18:22] [PASSED] ttm_bo_pin_unpin_resource
[22:18:22] [PASSED] ttm_bo_multiple_pin_one_unpin
[22:18:22] ===================== [PASSED] ttm_bo ======================
[22:18:22] ============== ttm_bo_validate (21 subtests) ===============
[22:18:22] ============== ttm_bo_init_reserved_sys_man  ===============
[22:18:22] [PASSED] Buffer object for userspace
[22:18:22] [PASSED] Kernel buffer object
[22:18:22] [PASSED] Shared buffer object
[22:18:22] ========== [PASSED] ttm_bo_init_reserved_sys_man ===========
[22:18:22] ============== ttm_bo_init_reserved_mock_man  ==============
[22:18:22] [PASSED] Buffer object for userspace
[22:18:22] [PASSED] Kernel buffer object
[22:18:22] [PASSED] Shared buffer object
[22:18:22] ========== [PASSED] ttm_bo_init_reserved_mock_man ==========
[22:18:22] [PASSED] ttm_bo_init_reserved_resv
[22:18:22] ================== ttm_bo_validate_basic  ==================
[22:18:22] [PASSED] Buffer object for userspace
[22:18:22] [PASSED] Kernel buffer object
[22:18:22] [PASSED] Shared buffer object
[22:18:22] ============== [PASSED] ttm_bo_validate_basic ==============
[22:18:22] [PASSED] ttm_bo_validate_invalid_placement
[22:18:22] ============= ttm_bo_validate_same_placement  ==============
[22:18:22] [PASSED] System manager
[22:18:22] [PASSED] VRAM manager
[22:18:22] ========= [PASSED] ttm_bo_validate_same_placement ==========
[22:18:22] [PASSED] ttm_bo_validate_failed_alloc
[22:18:22] [PASSED] ttm_bo_validate_pinned
[22:18:22] [PASSED] ttm_bo_validate_busy_placement
[22:18:22] ================ ttm_bo_validate_multihop  =================
[22:18:22] [PASSED] Buffer object for userspace
[22:18:22] [PASSED] Kernel buffer object
[22:18:22] [PASSED] Shared buffer object
[22:18:22] ============ [PASSED] ttm_bo_validate_multihop =============
[22:18:22] ========== ttm_bo_validate_no_placement_signaled  ==========
[22:18:22] [PASSED] Buffer object in system domain, no page vector
[22:18:22] [PASSED] Buffer object in system domain with an existing page vector
[22:18:22] ====== [PASSED] ttm_bo_validate_no_placement_signaled ======
[22:18:22] ======== ttm_bo_validate_no_placement_not_signaled  ========
[22:18:22] [PASSED] Buffer object for userspace
[22:18:22] [PASSED] Kernel buffer object
[22:18:22] [PASSED] Shared buffer object
[22:18:22] ==== [PASSED] ttm_bo_validate_no_placement_not_signaled ====
[22:18:22] [PASSED] ttm_bo_validate_move_fence_signaled
[22:18:22] ========= ttm_bo_validate_move_fence_not_signaled  =========
[22:18:22] [PASSED] Waits for GPU
[22:18:22] [PASSED] Tries to lock straight away
[22:18:22] ===== [PASSED] ttm_bo_validate_move_fence_not_signaled =====
[22:18:22] [PASSED] ttm_bo_validate_happy_evict
[22:18:22] [PASSED] ttm_bo_validate_all_pinned_evict
[22:18:22] [PASSED] ttm_bo_validate_allowed_only_evict
[22:18:22] [PASSED] ttm_bo_validate_deleted_evict
[22:18:22] [PASSED] ttm_bo_validate_busy_domain_evict
[22:18:22] [PASSED] ttm_bo_validate_evict_gutting
[22:18:22] [PASSED] ttm_bo_validate_recrusive_evict
stty: 'standard input': Inappropriate ioctl for device
[22:18:22] ================= [PASSED] ttm_bo_validate =================
[22:18:22] ============================================================
[22:18:22] Testing complete. Ran 101 tests: passed: 101
[22:18:22] Elapsed time: 11.070s total, 1.664s configuring, 9.191s building, 0.176s running

+ cleanup
++ stat -c %u:%g /kernel
+ chown -R 1003:1003 /kernel



^ permalink raw reply	[flat|nested] 9+ messages in thread

* ✓ Xe.CI.BAT: success for drm/xe: drm/xe: Separate out GuC RC code (rev4)
  2026-01-13 22:07 [PATCH v5 0/2] drm/xe: drm/xe: Separate out GuC RC code Vinay Belgaumkar
                   ` (3 preceding siblings ...)
  2026-01-13 22:18 ` ✓ CI.KUnit: success " Patchwork
@ 2026-01-13 22:52 ` Patchwork
  2026-01-14  7:31 ` ✗ Xe.CI.Full: failure " Patchwork
  5 siblings, 0 replies; 9+ messages in thread
From: Patchwork @ 2026-01-13 22:52 UTC (permalink / raw)
  To: Vinay Belgaumkar; +Cc: intel-xe

[-- Attachment #1: Type: text/plain, Size: 1503 bytes --]

== Series Details ==

Series: drm/xe: drm/xe: Separate out GuC RC code (rev4)
URL   : https://patchwork.freedesktop.org/series/159128/
State : success

== Summary ==

CI Bug Log - changes from xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8_BAT -> xe-pw-159128v4_BAT
====================================================

Summary
-------

  **SUCCESS**

  No regressions found.

  

Participating hosts (12 -> 12)
------------------------------

  No changes in participating hosts

Known issues
------------

  Here are the changes found in xe-pw-159128v4_BAT that come from known issues:

### IGT changes ###

#### Possible fixes ####

  * igt@xe_waitfence@engine:
    - bat-dg2-oem2:       [FAIL][1] ([Intel XE#6519]) -> [PASS][2]
   [1]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/bat-dg2-oem2/igt@xe_waitfence@engine.html
   [2]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/bat-dg2-oem2/igt@xe_waitfence@engine.html

  
  [Intel XE#6519]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6519


Build changes
-------------

  * Linux: xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8 -> xe-pw-159128v4

  IGT_8699: 0b67ab25f2eb58b296872c8c34474b79353727d5 @ https://gitlab.freedesktop.org/drm/igt-gpu-tools.git
  xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8: 5ef09fd6fa463fe02033807ed0c9c78957cdb0a8
  xe-pw-159128v4: 159128v4

== Logs ==

For more details see: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/index.html

[-- Attachment #2: Type: text/html, Size: 2068 bytes --]

^ permalink raw reply	[flat|nested] 9+ messages in thread

* ✗ Xe.CI.Full: failure for drm/xe: drm/xe: Separate out GuC RC code (rev4)
  2026-01-13 22:07 [PATCH v5 0/2] drm/xe: drm/xe: Separate out GuC RC code Vinay Belgaumkar
                   ` (4 preceding siblings ...)
  2026-01-13 22:52 ` ✓ Xe.CI.BAT: " Patchwork
@ 2026-01-14  7:31 ` Patchwork
  5 siblings, 0 replies; 9+ messages in thread
From: Patchwork @ 2026-01-14  7:31 UTC (permalink / raw)
  To: Vinay Belgaumkar; +Cc: intel-xe

[-- Attachment #1: Type: text/plain, Size: 33777 bytes --]

== Series Details ==

Series: drm/xe: drm/xe: Separate out GuC RC code (rev4)
URL   : https://patchwork.freedesktop.org/series/159128/
State : failure

== Summary ==

CI Bug Log - changes from xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8_FULL -> xe-pw-159128v4_FULL
====================================================

Summary
-------

  **FAILURE**

  Serious unknown changes coming with xe-pw-159128v4_FULL absolutely need to be
  verified manually.
  
  If you think the reported changes have nothing to do with the changes
  introduced in xe-pw-159128v4_FULL, please notify your bug team (I915-ci-infra@lists.freedesktop.org) to allow them
  to document this new failure mode, which will reduce false positives in CI.

  

Participating hosts (2 -> 2)
------------------------------

  No changes in participating hosts

Possible new issues
-------------------

  Here are the unknown changes that may have been introduced in xe-pw-159128v4_FULL:

### IGT changes ###

#### Possible regressions ####

  * igt@kms_flip@flip-vs-expired-vblank@d-dp2:
    - shard-bmg:          [PASS][1] -> [FAIL][2] +1 other test fail
   [1]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-8/igt@kms_flip@flip-vs-expired-vblank@d-dp2.html
   [2]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-9/igt@kms_flip@flip-vs-expired-vblank@d-dp2.html

  
Known issues
------------

  Here are the changes found in xe-pw-159128v4_FULL that come from known issues:

### IGT changes ###

#### Issues hit ####

  * igt@kms_addfb_basic@addfb25-y-tiled-small-legacy:
    - shard-bmg:          NOTRUN -> [SKIP][3] ([Intel XE#2233])
   [3]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@kms_addfb_basic@addfb25-y-tiled-small-legacy.html

  * igt@kms_big_fb@linear-8bpp-rotate-270:
    - shard-bmg:          NOTRUN -> [SKIP][4] ([Intel XE#2327]) +3 other tests skip
   [4]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@kms_big_fb@linear-8bpp-rotate-270.html

  * igt@kms_big_fb@y-tiled-max-hw-stride-64bpp-rotate-180-hflip:
    - shard-bmg:          NOTRUN -> [SKIP][5] ([Intel XE#1124]) +10 other tests skip
   [5]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@kms_big_fb@y-tiled-max-hw-stride-64bpp-rotate-180-hflip.html

  * igt@kms_bw@connected-linear-tiling-3-displays-2160x1440p:
    - shard-bmg:          NOTRUN -> [SKIP][6] ([Intel XE#2314] / [Intel XE#2894])
   [6]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_bw@connected-linear-tiling-3-displays-2160x1440p.html

  * igt@kms_bw@linear-tiling-4-displays-3840x2160p:
    - shard-bmg:          NOTRUN -> [SKIP][7] ([Intel XE#367]) +1 other test skip
   [7]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_bw@linear-tiling-4-displays-3840x2160p.html

  * igt@kms_ccs@bad-aux-stride-4-tiled-mtl-rc-ccs-cc:
    - shard-bmg:          NOTRUN -> [SKIP][8] ([Intel XE#2887]) +14 other tests skip
   [8]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@kms_ccs@bad-aux-stride-4-tiled-mtl-rc-ccs-cc.html

  * igt@kms_ccs@crc-primary-suspend-y-tiled-ccs:
    - shard-bmg:          NOTRUN -> [SKIP][9] ([Intel XE#3432]) +1 other test skip
   [9]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@kms_ccs@crc-primary-suspend-y-tiled-ccs.html

  * igt@kms_chamelium_color@ctm-green-to-red:
    - shard-bmg:          NOTRUN -> [SKIP][10] ([Intel XE#2325])
   [10]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_chamelium_color@ctm-green-to-red.html

  * igt@kms_chamelium_edid@hdmi-edid-change-during-suspend:
    - shard-bmg:          NOTRUN -> [SKIP][11] ([Intel XE#2252]) +9 other tests skip
   [11]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@kms_chamelium_edid@hdmi-edid-change-during-suspend.html

  * igt@kms_content_protection@atomic-hdcp14:
    - shard-bmg:          NOTRUN -> [FAIL][12] ([Intel XE#3304]) +1 other test fail
   [12]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@kms_content_protection@atomic-hdcp14.html

  * igt@kms_content_protection@dp-mst-lic-type-1:
    - shard-bmg:          NOTRUN -> [SKIP][13] ([Intel XE#2390] / [Intel XE#6974])
   [13]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@kms_content_protection@dp-mst-lic-type-1.html

  * igt@kms_content_protection@lic-type-0@pipe-a-dp-2:
    - shard-bmg:          NOTRUN -> [FAIL][14] ([Intel XE#1178] / [Intel XE#3304]) +3 other tests fail
   [14]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@kms_content_protection@lic-type-0@pipe-a-dp-2.html

  * igt@kms_content_protection@mei-interface:
    - shard-bmg:          NOTRUN -> [SKIP][15] ([Intel XE#2341])
   [15]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@kms_content_protection@mei-interface.html

  * igt@kms_cursor_crc@cursor-random-512x512:
    - shard-bmg:          NOTRUN -> [SKIP][16] ([Intel XE#2321]) +1 other test skip
   [16]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@kms_cursor_crc@cursor-random-512x512.html

  * igt@kms_cursor_crc@cursor-sliding-256x85:
    - shard-bmg:          NOTRUN -> [SKIP][17] ([Intel XE#2320]) +3 other tests skip
   [17]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@kms_cursor_crc@cursor-sliding-256x85.html

  * igt@kms_dirtyfb@psr-dirtyfb-ioctl:
    - shard-bmg:          NOTRUN -> [SKIP][18] ([Intel XE#1508])
   [18]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@kms_dirtyfb@psr-dirtyfb-ioctl.html

  * igt@kms_dp_linktrain_fallback@dsc-fallback:
    - shard-bmg:          NOTRUN -> [SKIP][19] ([Intel XE#4331])
   [19]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@kms_dp_linktrain_fallback@dsc-fallback.html

  * igt@kms_dsc@dsc-with-bpc-formats:
    - shard-bmg:          NOTRUN -> [SKIP][20] ([Intel XE#2244]) +1 other test skip
   [20]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_dsc@dsc-with-bpc-formats.html

  * igt@kms_fbcon_fbt@fbc:
    - shard-bmg:          NOTRUN -> [SKIP][21] ([Intel XE#4156])
   [21]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@kms_fbcon_fbt@fbc.html

  * igt@kms_feature_discovery@display-4x:
    - shard-bmg:          NOTRUN -> [SKIP][22] ([Intel XE#1138])
   [22]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@kms_feature_discovery@display-4x.html

  * igt@kms_flip@2x-flip-vs-expired-vblank-interruptible:
    - shard-bmg:          [PASS][23] -> [FAIL][24] ([Intel XE#3149] / [Intel XE#7030])
   [23]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-7/igt@kms_flip@2x-flip-vs-expired-vblank-interruptible.html
   [24]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@kms_flip@2x-flip-vs-expired-vblank-interruptible.html

  * igt@kms_flip@2x-flip-vs-expired-vblank-interruptible@cd-dp2-hdmi-a3:
    - shard-bmg:          [PASS][25] -> [FAIL][26] ([Intel XE#3149])
   [25]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-7/igt@kms_flip@2x-flip-vs-expired-vblank-interruptible@cd-dp2-hdmi-a3.html
   [26]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@kms_flip@2x-flip-vs-expired-vblank-interruptible@cd-dp2-hdmi-a3.html

  * igt@kms_flip@flip-vs-absolute-wf_vblank-interruptible:
    - shard-lnl:          [PASS][27] -> [FAIL][28] ([Intel XE#3098]) +1 other test fail
   [27]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-lnl-3/igt@kms_flip@flip-vs-absolute-wf_vblank-interruptible.html
   [28]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-lnl-3/igt@kms_flip@flip-vs-absolute-wf_vblank-interruptible.html

  * igt@kms_flip@flip-vs-expired-vblank@b-edp1:
    - shard-lnl:          [PASS][29] -> [FAIL][30] ([Intel XE#301]) +1 other test fail
   [29]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-lnl-7/igt@kms_flip@flip-vs-expired-vblank@b-edp1.html
   [30]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-lnl-5/igt@kms_flip@flip-vs-expired-vblank@b-edp1.html

  * igt@kms_flip@flip-vs-suspend-interruptible:
    - shard-bmg:          [PASS][31] -> [INCOMPLETE][32] ([Intel XE#2049] / [Intel XE#2597])
   [31]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-7/igt@kms_flip@flip-vs-suspend-interruptible.html
   [32]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@kms_flip@flip-vs-suspend-interruptible.html

  * igt@kms_flip@flip-vs-suspend-interruptible@d-hdmi-a3:
    - shard-bmg:          [PASS][33] -> [INCOMPLETE][34] ([Intel XE#2049])
   [33]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-7/igt@kms_flip@flip-vs-suspend-interruptible@d-hdmi-a3.html
   [34]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@kms_flip@flip-vs-suspend-interruptible@d-hdmi-a3.html

  * igt@kms_flip_scaled_crc@flip-32bpp-4tile-to-32bpp-4tiledg2rcccs-upscaling:
    - shard-bmg:          NOTRUN -> [SKIP][35] ([Intel XE#2293] / [Intel XE#2380]) +2 other tests skip
   [35]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_flip_scaled_crc@flip-32bpp-4tile-to-32bpp-4tiledg2rcccs-upscaling.html

  * igt@kms_flip_scaled_crc@flip-32bpp-4tile-to-32bpp-4tiledg2rcccs-upscaling@pipe-a-valid-mode:
    - shard-bmg:          NOTRUN -> [SKIP][36] ([Intel XE#2293]) +2 other tests skip
   [36]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_flip_scaled_crc@flip-32bpp-4tile-to-32bpp-4tiledg2rcccs-upscaling@pipe-a-valid-mode.html

  * igt@kms_frontbuffer_tracking@drrs-2p-primscrn-indfb-pgflip-blt:
    - shard-bmg:          NOTRUN -> [SKIP][37] ([Intel XE#2311]) +25 other tests skip
   [37]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@kms_frontbuffer_tracking@drrs-2p-primscrn-indfb-pgflip-blt.html

  * igt@kms_frontbuffer_tracking@fbc-1p-primscrn-indfb-msflip-blt:
    - shard-bmg:          NOTRUN -> [SKIP][38] ([Intel XE#4141]) +8 other tests skip
   [38]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@kms_frontbuffer_tracking@fbc-1p-primscrn-indfb-msflip-blt.html

  * igt@kms_frontbuffer_tracking@fbcpsr-1p-primscrn-indfb-plflip-blt:
    - shard-bmg:          NOTRUN -> [SKIP][39] ([Intel XE#2313]) +29 other tests skip
   [39]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_frontbuffer_tracking@fbcpsr-1p-primscrn-indfb-plflip-blt.html

  * igt@kms_hdr@static-swap:
    - shard-bmg:          [PASS][40] -> [ABORT][41] ([Intel XE#6740]) +3 other tests abort
   [40]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-8/igt@kms_hdr@static-swap.html
   [41]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-9/igt@kms_hdr@static-swap.html

  * igt@kms_joiner@basic-ultra-joiner:
    - shard-bmg:          NOTRUN -> [SKIP][42] ([Intel XE#6911])
   [42]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_joiner@basic-ultra-joiner.html

  * igt@kms_pm_backlight@fade-with-dpms:
    - shard-bmg:          NOTRUN -> [SKIP][43] ([Intel XE#870])
   [43]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@kms_pm_backlight@fade-with-dpms.html

  * igt@kms_psr2_sf@fbc-psr2-cursor-plane-move-continuous-sf:
    - shard-bmg:          NOTRUN -> [SKIP][44] ([Intel XE#1406] / [Intel XE#1489]) +8 other tests skip
   [44]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@kms_psr2_sf@fbc-psr2-cursor-plane-move-continuous-sf.html

  * igt@kms_psr2_su@frontbuffer-xrgb8888:
    - shard-bmg:          NOTRUN -> [SKIP][45] ([Intel XE#1406] / [Intel XE#2387]) +1 other test skip
   [45]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@kms_psr2_su@frontbuffer-xrgb8888.html

  * igt@kms_psr@pr-sprite-render:
    - shard-bmg:          NOTRUN -> [SKIP][46] ([Intel XE#1406] / [Intel XE#2234] / [Intel XE#2850]) +9 other tests skip
   [46]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@kms_psr@pr-sprite-render.html

  * igt@kms_rotation_crc@primary-y-tiled-reflect-x-0:
    - shard-bmg:          NOTRUN -> [SKIP][47] ([Intel XE#2330])
   [47]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@kms_rotation_crc@primary-y-tiled-reflect-x-0.html

  * igt@kms_sharpness_filter@filter-suspend:
    - shard-bmg:          NOTRUN -> [SKIP][48] ([Intel XE#6503])
   [48]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@kms_sharpness_filter@filter-suspend.html

  * igt@kms_tiled_display@basic-test-pattern:
    - shard-bmg:          NOTRUN -> [SKIP][49] ([Intel XE#2426])
   [49]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@kms_tiled_display@basic-test-pattern.html

  * igt@kms_tiled_display@basic-test-pattern-with-chamelium:
    - shard-bmg:          NOTRUN -> [SKIP][50] ([Intel XE#2509])
   [50]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_tiled_display@basic-test-pattern-with-chamelium.html

  * igt@kms_vrr@flipline:
    - shard-lnl:          [PASS][51] -> [FAIL][52] ([Intel XE#4227]) +1 other test fail
   [51]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-lnl-7/igt@kms_vrr@flipline.html
   [52]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-lnl-5/igt@kms_vrr@flipline.html

  * igt@kms_vrr@seamless-rr-switch-drrs:
    - shard-bmg:          NOTRUN -> [SKIP][53] ([Intel XE#1499])
   [53]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@kms_vrr@seamless-rr-switch-drrs.html

  * igt@xe_eudebug@basic-vm-bind-ufence:
    - shard-bmg:          NOTRUN -> [SKIP][54] ([Intel XE#4837]) +6 other tests skip
   [54]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@xe_eudebug@basic-vm-bind-ufence.html

  * igt@xe_eudebug_online@interrupt-reconnect:
    - shard-bmg:          NOTRUN -> [SKIP][55] ([Intel XE#4837] / [Intel XE#6665]) +3 other tests skip
   [55]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@xe_eudebug_online@interrupt-reconnect.html

  * igt@xe_exec_basic@multigpu-once-bindexecqueue-userptr-invalidate:
    - shard-bmg:          NOTRUN -> [SKIP][56] ([Intel XE#2322]) +8 other tests skip
   [56]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@xe_exec_basic@multigpu-once-bindexecqueue-userptr-invalidate.html

  * igt@xe_exec_multi_queue@two-queues-preempt-mode-fault-dyn-priority-smem:
    - shard-bmg:          NOTRUN -> [SKIP][57] ([Intel XE#6874]) +26 other tests skip
   [57]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@xe_exec_multi_queue@two-queues-preempt-mode-fault-dyn-priority-smem.html

  * igt@xe_exec_system_allocator@process-many-execqueues-mmap-new-huge:
    - shard-bmg:          NOTRUN -> [SKIP][58] ([Intel XE#4943]) +17 other tests skip
   [58]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@xe_exec_system_allocator@process-many-execqueues-mmap-new-huge.html

  * igt@xe_live_ktest@xe_eudebug:
    - shard-bmg:          NOTRUN -> [SKIP][59] ([Intel XE#2833])
   [59]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@xe_live_ktest@xe_eudebug.html

  * igt@xe_module_load@load:
    - shard-bmg:          ([PASS][60], [PASS][61], [PASS][62], [PASS][63], [PASS][64], [PASS][65], [PASS][66], [PASS][67], [PASS][68], [PASS][69], [PASS][70], [PASS][71], [PASS][72], [PASS][73], [PASS][74], [PASS][75], [PASS][76], [PASS][77], [PASS][78], [PASS][79], [PASS][80], [PASS][81], [PASS][82], [PASS][83], [PASS][84]) -> ([PASS][85], [PASS][86], [PASS][87], [PASS][88], [PASS][89], [PASS][90], [PASS][91], [PASS][92], [SKIP][93], [PASS][94], [PASS][95], [PASS][96], [PASS][97], [PASS][98], [PASS][99], [PASS][100], [PASS][101], [PASS][102], [PASS][103], [PASS][104], [PASS][105], [PASS][106], [PASS][107], [PASS][108], [PASS][109], [PASS][110]) ([Intel XE#2457])
   [60]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-10/igt@xe_module_load@load.html
   [61]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-3/igt@xe_module_load@load.html
   [62]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-3/igt@xe_module_load@load.html
   [63]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-10/igt@xe_module_load@load.html
   [64]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-10/igt@xe_module_load@load.html
   [65]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-1/igt@xe_module_load@load.html
   [66]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-8/igt@xe_module_load@load.html
   [67]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-2/igt@xe_module_load@load.html
   [68]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-1/igt@xe_module_load@load.html
   [69]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-7/igt@xe_module_load@load.html
   [70]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-2/igt@xe_module_load@load.html
   [71]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-2/igt@xe_module_load@load.html
   [72]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-9/igt@xe_module_load@load.html
   [73]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-7/igt@xe_module_load@load.html
   [74]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-4/igt@xe_module_load@load.html
   [75]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-4/igt@xe_module_load@load.html
   [76]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-3/igt@xe_module_load@load.html
   [77]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-7/igt@xe_module_load@load.html
   [78]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-8/igt@xe_module_load@load.html
   [79]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-8/igt@xe_module_load@load.html
   [80]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-6/igt@xe_module_load@load.html
   [81]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-6/igt@xe_module_load@load.html
   [82]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-9/igt@xe_module_load@load.html
   [83]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-9/igt@xe_module_load@load.html
   [84]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-9/igt@xe_module_load@load.html
   [85]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-7/igt@xe_module_load@load.html
   [86]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@xe_module_load@load.html
   [87]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@xe_module_load@load.html
   [88]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@xe_module_load@load.html
   [89]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-4/igt@xe_module_load@load.html
   [90]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-4/igt@xe_module_load@load.html
   [91]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@xe_module_load@load.html
   [92]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-4/igt@xe_module_load@load.html
   [93]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@xe_module_load@load.html
   [94]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@xe_module_load@load.html
   [95]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-9/igt@xe_module_load@load.html
   [96]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-7/igt@xe_module_load@load.html
   [97]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@xe_module_load@load.html
   [98]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@xe_module_load@load.html
   [99]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@xe_module_load@load.html
   [100]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-9/igt@xe_module_load@load.html
   [101]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@xe_module_load@load.html
   [102]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@xe_module_load@load.html
   [103]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@xe_module_load@load.html
   [104]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@xe_module_load@load.html
   [105]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-9/igt@xe_module_load@load.html
   [106]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@xe_module_load@load.html
   [107]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-8/igt@xe_module_load@load.html
   [108]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-7/igt@xe_module_load@load.html
   [109]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-8/igt@xe_module_load@load.html
   [110]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@xe_module_load@load.html

  * igt@xe_multigpu_svm@mgpu-atomic-op-prefetch:
    - shard-bmg:          NOTRUN -> [SKIP][111] ([Intel XE#6964]) +3 other tests skip
   [111]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@xe_multigpu_svm@mgpu-atomic-op-prefetch.html

  * igt@xe_pat@pat-index-xehpc:
    - shard-bmg:          NOTRUN -> [SKIP][112] ([Intel XE#1420])
   [112]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@xe_pat@pat-index-xehpc.html

  * igt@xe_pm@s2idle-d3cold-basic-exec:
    - shard-bmg:          NOTRUN -> [SKIP][113] ([Intel XE#2284]) +1 other test skip
   [113]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-10/igt@xe_pm@s2idle-d3cold-basic-exec.html

  * igt@xe_pxp@pxp-stale-bo-exec-post-termination-irq:
    - shard-bmg:          NOTRUN -> [SKIP][114] ([Intel XE#4733]) +3 other tests skip
   [114]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@xe_pxp@pxp-stale-bo-exec-post-termination-irq.html

  * igt@xe_query@multigpu-query-mem-usage:
    - shard-bmg:          NOTRUN -> [SKIP][115] ([Intel XE#944])
   [115]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@xe_query@multigpu-query-mem-usage.html

  
#### Possible fixes ####

  * igt@kms_cursor_legacy@flip-vs-cursor-legacy:
    - shard-bmg:          [FAIL][116] ([Intel XE#4633]) -> [PASS][117]
   [116]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-2/igt@kms_cursor_legacy@flip-vs-cursor-legacy.html
   [117]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_cursor_legacy@flip-vs-cursor-legacy.html

  * igt@kms_flip@flip-vs-expired-vblank-interruptible:
    - shard-lnl:          [FAIL][118] ([Intel XE#301]) -> [PASS][119] +1 other test pass
   [118]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-lnl-5/igt@kms_flip@flip-vs-expired-vblank-interruptible.html
   [119]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-lnl-1/igt@kms_flip@flip-vs-expired-vblank-interruptible.html

  * igt@kms_flip@plain-flip-fb-recreate:
    - shard-bmg:          [ABORT][120] ([Intel XE#5545]) -> [PASS][121] +1 other test pass
   [120]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-2/igt@kms_flip@plain-flip-fb-recreate.html
   [121]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-1/igt@kms_flip@plain-flip-fb-recreate.html

  * igt@kms_hdr@static-toggle-dpms@pipe-a-dp-2:
    - shard-bmg:          [ABORT][122] ([Intel XE#6740]) -> [PASS][123] +3 other tests pass
   [122]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-9/igt@kms_hdr@static-toggle-dpms@pipe-a-dp-2.html
   [123]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-2/igt@kms_hdr@static-toggle-dpms@pipe-a-dp-2.html

  * igt@kms_vrr@cmrr@pipe-a-edp-1:
    - shard-lnl:          [FAIL][124] ([Intel XE#4459]) -> [PASS][125] +1 other test pass
   [124]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-lnl-7/igt@kms_vrr@cmrr@pipe-a-edp-1.html
   [125]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-lnl-4/igt@kms_vrr@cmrr@pipe-a-edp-1.html

  * igt@kms_vrr@seamless-rr-switch-virtual@pipe-a-edp-1:
    - shard-lnl:          [FAIL][126] ([Intel XE#2142]) -> [PASS][127] +1 other test pass
   [126]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-lnl-8/igt@kms_vrr@seamless-rr-switch-virtual@pipe-a-edp-1.html
   [127]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-lnl-7/igt@kms_vrr@seamless-rr-switch-virtual@pipe-a-edp-1.html

  * igt@testdisplay:
    - shard-bmg:          [ABORT][128] ([Intel XE#6740] / [Intel XE#6976]) -> [PASS][129]
   [128]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-9/igt@testdisplay.html
   [129]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-6/igt@testdisplay.html

  * igt@xe_evict@evict-mixed-many-threads-small:
    - shard-bmg:          [INCOMPLETE][130] ([Intel XE#6321]) -> [PASS][131] +1 other test pass
   [130]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-3/igt@xe_evict@evict-mixed-many-threads-small.html
   [131]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-9/igt@xe_evict@evict-mixed-many-threads-small.html

  * igt@xe_exec_reset@gt-reset-stress:
    - shard-lnl:          [DMESG-WARN][132] ([Intel XE#7023]) -> [PASS][133]
   [132]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-lnl-1/igt@xe_exec_reset@gt-reset-stress.html
   [133]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-lnl-8/igt@xe_exec_reset@gt-reset-stress.html

  * igt@xe_prime_self_import@export-vs-gem_close-race:
    - shard-bmg:          [ABORT][134] ([Intel XE#3970] / [Intel XE#5545]) -> [PASS][135]
   [134]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8/shard-bmg-2/igt@xe_prime_self_import@export-vs-gem_close-race.html
   [135]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/shard-bmg-3/igt@xe_prime_self_import@export-vs-gem_close-race.html

  
  [Intel XE#1124]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1124
  [Intel XE#1138]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1138
  [Intel XE#1178]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1178
  [Intel XE#1406]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1406
  [Intel XE#1420]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1420
  [Intel XE#1489]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1489
  [Intel XE#1499]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1499
  [Intel XE#1508]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1508
  [Intel XE#2049]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2049
  [Intel XE#2142]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2142
  [Intel XE#2233]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2233
  [Intel XE#2234]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2234
  [Intel XE#2244]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2244
  [Intel XE#2252]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2252
  [Intel XE#2284]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2284
  [Intel XE#2293]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2293
  [Intel XE#2311]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2311
  [Intel XE#2313]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2313
  [Intel XE#2314]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2314
  [Intel XE#2320]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2320
  [Intel XE#2321]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2321
  [Intel XE#2322]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2322
  [Intel XE#2325]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2325
  [Intel XE#2327]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2327
  [Intel XE#2330]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2330
  [Intel XE#2341]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2341
  [Intel XE#2380]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2380
  [Intel XE#2387]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2387
  [Intel XE#2390]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2390
  [Intel XE#2426]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2426
  [Intel XE#2457]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2457
  [Intel XE#2509]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2509
  [Intel XE#2597]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2597
  [Intel XE#2833]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2833
  [Intel XE#2850]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2850
  [Intel XE#2887]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2887
  [Intel XE#2894]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2894
  [Intel XE#301]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/301
  [Intel XE#3098]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3098
  [Intel XE#3149]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3149
  [Intel XE#3304]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3304
  [Intel XE#3432]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3432
  [Intel XE#367]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/367
  [Intel XE#3970]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3970
  [Intel XE#4141]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4141
  [Intel XE#4156]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4156
  [Intel XE#4227]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4227
  [Intel XE#4331]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4331
  [Intel XE#4459]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4459
  [Intel XE#4633]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4633
  [Intel XE#4733]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4733
  [Intel XE#4837]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4837
  [Intel XE#4943]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4943
  [Intel XE#5545]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5545
  [Intel XE#6321]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6321
  [Intel XE#6503]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6503
  [Intel XE#6665]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6665
  [Intel XE#6740]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6740
  [Intel XE#6874]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6874
  [Intel XE#6911]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6911
  [Intel XE#6964]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6964
  [Intel XE#6974]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6974
  [Intel XE#6976]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6976
  [Intel XE#7023]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7023
  [Intel XE#7030]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7030
  [Intel XE#870]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/870
  [Intel XE#944]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/944


Build changes
-------------

  * Linux: xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8 -> xe-pw-159128v4

  IGT_8699: 0b67ab25f2eb58b296872c8c34474b79353727d5 @ https://gitlab.freedesktop.org/drm/igt-gpu-tools.git
  xe-4378-5ef09fd6fa463fe02033807ed0c9c78957cdb0a8: 5ef09fd6fa463fe02033807ed0c9c78957cdb0a8
  xe-pw-159128v4: 159128v4

== Logs ==

For more details see: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-159128v4/index.html

[-- Attachment #2: Type: text/html, Size: 36878 bytes --]

^ permalink raw reply	[flat|nested] 9+ messages in thread

* Re: [PATCH v5 1/2] drm/xe: Decouple GuC RC code from xe_guc_pc
  2026-01-13 22:08 ` [PATCH v5 1/2] drm/xe: Decouple GuC RC code from xe_guc_pc Vinay Belgaumkar
@ 2026-01-22  8:15   ` Riana Tauro
  2026-01-22 23:22     ` Belgaumkar, Vinay
  0 siblings, 1 reply; 9+ messages in thread
From: Riana Tauro @ 2026-01-22  8:15 UTC (permalink / raw)
  To: Vinay Belgaumkar, intel-xe

Hi Vinay


On 1/14/2026 3:38 AM, Vinay Belgaumkar wrote:
> Move enable/disable GuC RC logic into the new file. This will
> allow us to independently enable/disable GuC RC and not rely
> on SLPC related functions. GuC already provides separate H2G
> interfaces to setup GuC RC and SLPC.
> 
> v2: Comments (Michal W), remove duplicate c6_enable calls from
> xe_guc_pc.
> 
> v3: Clarify crosss interactions between xe_guc_rc and xe_guc_pc
> (Michal W)
> 
> v4: More comments (Michal W)
> 
> v5: Remove rc_init and use enable/disable (Riana)

Few small comments
> 
> Signed-off-by: Vinay Belgaumkar <vinay.belgaumkar@intel.com>
> ---
>   drivers/gpu/drm/xe/Makefile    |   1 +
>   drivers/gpu/drm/xe/xe_gt.c     |   1 -
>   drivers/gpu/drm/xe/xe_guc.c    |   2 +
>   drivers/gpu/drm/xe/xe_guc_pc.c |  70 ++++----------------
>   drivers/gpu/drm/xe/xe_guc_pc.h |   1 -
>   drivers/gpu/drm/xe/xe_guc_rc.c | 114 +++++++++++++++++++++++++++++++++
>   drivers/gpu/drm/xe/xe_guc_rc.h |  14 ++++
>   drivers/gpu/drm/xe/xe_uc.c     |  10 +--
>   drivers/gpu/drm/xe/xe_uc.h     |   1 -
>   9 files changed, 149 insertions(+), 65 deletions(-)
>   create mode 100644 drivers/gpu/drm/xe/xe_guc_rc.c
>   create mode 100644 drivers/gpu/drm/xe/xe_guc_rc.h
> 
> diff --git a/drivers/gpu/drm/xe/Makefile b/drivers/gpu/drm/xe/Makefile
> index 89dc48cd73e2..928fdb925c13 100644
> --- a/drivers/gpu/drm/xe/Makefile
> +++ b/drivers/gpu/drm/xe/Makefile
> @@ -74,6 +74,7 @@ xe-y += xe_bb.o \
>   	xe_guc_log.o \
>   	xe_guc_pagefault.o \
>   	xe_guc_pc.o \
> +	xe_guc_rc.o \
>   	xe_guc_submit.o \
>   	xe_guc_tlb_inval.o \
>   	xe_heci_gsc.o \
> diff --git a/drivers/gpu/drm/xe/xe_gt.c b/drivers/gpu/drm/xe/xe_gt.c
> index 313ce83ab0e5..9ee328aa6579 100644
> --- a/drivers/gpu/drm/xe/xe_gt.c
> +++ b/drivers/gpu/drm/xe/xe_gt.c
> @@ -822,7 +822,6 @@ static void gt_reset_worker(struct work_struct *w)
>   	if (IS_SRIOV_PF(gt_to_xe(gt)))
>   		xe_gt_sriov_pf_stop_prepare(gt);
>   
> -	xe_uc_gucrc_disable(&gt->uc);
>   	xe_uc_stop_prepare(&gt->uc);
>   	xe_pagefault_reset(gt_to_xe(gt), gt);
>   
> diff --git a/drivers/gpu/drm/xe/xe_guc.c b/drivers/gpu/drm/xe/xe_guc.c
> index 44360437beeb..f66b0c987b09 100644
> --- a/drivers/gpu/drm/xe/xe_guc.c
> +++ b/drivers/gpu/drm/xe/xe_guc.c
> @@ -35,6 +35,7 @@
>   #include "xe_guc_klv_helpers.h"
>   #include "xe_guc_log.h"
>   #include "xe_guc_pc.h"
> +#include "xe_guc_rc.h"
>   #include "xe_guc_relay.h"
>   #include "xe_guc_submit.h"
>   #include "xe_memirq.h"
> @@ -1609,6 +1610,7 @@ void xe_guc_stop_prepare(struct xe_guc *guc)
>   	if (!IS_SRIOV_VF(guc_to_xe(guc))) {
>   		int err;
>   
> +		xe_guc_rc_disable(guc);
>   		err = xe_guc_pc_stop(&guc->pc);
>   		xe_gt_WARN(guc_to_gt(guc), err, "Failed to stop GuC PC: %pe\n",
>   			   ERR_PTR(err));
> diff --git a/drivers/gpu/drm/xe/xe_guc_pc.c b/drivers/gpu/drm/xe/xe_guc_pc.c
> index 54702a0fd05b..cf02c53ca3c5 100644
> --- a/drivers/gpu/drm/xe/xe_guc_pc.c
> +++ b/drivers/gpu/drm/xe/xe_guc_pc.c
> @@ -92,6 +92,17 @@
>    * Render-C states is also a GuC PC feature that is now enabled in Xe for
>    * all platforms.
>    *
> + * Implementation details:
> + * -----------------------
> + * The implementation for GuC Power Management features is split as follows:
> + *
> + * xe_guc_rc:  Logic for handling GuC RC
> + * xe_gt_idle: Host side logic for RC6 and Coarse Power gating (CPG)
> + * xe_guc_pc:  Logic for all other SLPC related features
> + *
> + * There is some cross interaction between these where host C6 will need to be
> + * enabled when we plan to skip GuC RC. Also, the GuC RC mode is currently
> + * overridden through 0x3003 which is an SLPC H2G call.
>    */
>   
>   static struct xe_guc *pc_to_guc(struct xe_guc_pc *pc)
> @@ -253,22 +264,6 @@ static int pc_action_unset_param(struct xe_guc_pc *pc, u8 id)
>   	return ret;
>   }
>   
> -static int pc_action_setup_gucrc(struct xe_guc_pc *pc, u32 mode)
> -{
> -	struct xe_guc_ct *ct = pc_to_ct(pc);
> -	u32 action[] = {
> -		GUC_ACTION_HOST2GUC_SETUP_PC_GUCRC,
> -		mode,
> -	};
> -	int ret;
> -
> -	ret = xe_guc_ct_send(ct, action, ARRAY_SIZE(action), 0, 0);
> -	if (ret && !(xe_device_wedged(pc_to_xe(pc)) && ret == -ECANCELED))
> -		xe_gt_err(pc_to_gt(pc), "GuC RC enable mode=%u failed: %pe\n",
> -			  mode, ERR_PTR(ret));
> -	return ret;
> -}
> -
>   static u32 decode_freq(u32 raw)
>   {
>   	return DIV_ROUND_CLOSEST(raw * GT_FREQUENCY_MULTIPLIER,
> @@ -1050,30 +1045,6 @@ int xe_guc_pc_restore_stashed_freq(struct xe_guc_pc *pc)
>   	return ret;
>   }
>   
> -/**
> - * xe_guc_pc_gucrc_disable - Disable GuC RC
> - * @pc: Xe_GuC_PC instance
> - *
> - * Disables GuC RC by taking control of RC6 back from GuC.
> - *
> - * Return: 0 on success, negative error code on error.
> - */
> -int xe_guc_pc_gucrc_disable(struct xe_guc_pc *pc)
> -{
> -	struct xe_device *xe = pc_to_xe(pc);
> -	struct xe_gt *gt = pc_to_gt(pc);
> -	int ret = 0;
> -
> -	if (xe->info.skip_guc_pc)
> -		return 0;
> -
> -	ret = pc_action_setup_gucrc(pc, GUCRC_HOST_CONTROL);
> -	if (ret)
> -		return ret;
> -
> -	return xe_gt_idle_disable_c6(gt);
> -}
> -
>   /**
>    * xe_guc_pc_override_gucrc_mode - override GUCRC mode
>    * @pc: Xe_GuC_PC instance
> @@ -1217,9 +1188,6 @@ int xe_guc_pc_start(struct xe_guc_pc *pc)
>   		return -ETIMEDOUT;
>   
>   	if (xe->info.skip_guc_pc) {
> -		if (xe->info.platform != XE_PVC)
> -			xe_gt_idle_enable_c6(gt);
> -
>   		/* Request max possible since dynamic freq mgmt is not enabled */
>   		pc_set_cur_freq(pc, UINT_MAX);
>   		return 0;
> @@ -1257,15 +1225,6 @@ int xe_guc_pc_start(struct xe_guc_pc *pc)
>   	if (ret)
>   		return ret;
>   
> -	if (xe->info.platform == XE_PVC) {
> -		xe_guc_pc_gucrc_disable(pc);
> -		return 0;
> -	}
> -
> -	ret = pc_action_setup_gucrc(pc, GUCRC_FIRMWARE_CONTROL);
> -	if (ret)
> -		return ret;
> -
>   	/* Enable SLPC Optimized Strategy for compute */
>   	ret = pc_action_set_strategy(pc, SLPC_OPTIMIZED_STRATEGY_COMPUTE);
>   
> @@ -1285,10 +1244,8 @@ int xe_guc_pc_stop(struct xe_guc_pc *pc)
>   {
>   	struct xe_device *xe = pc_to_xe(pc);
>   
> -	if (xe->info.skip_guc_pc) {
> -		xe_gt_idle_disable_c6(pc_to_gt(pc));
> +	if (xe->info.skip_guc_pc)
>   		return 0;
> -	}
>   
>   	mutex_lock(&pc->freq_lock);
>   	pc->freq_ready = false;
> @@ -1309,8 +1266,7 @@ static void xe_guc_pc_fini_hw(void *arg)
>   	if (xe_device_wedged(xe))
>   		return;
>   
> -	CLASS(xe_force_wake, fw_ref)(gt_to_fw(pc_to_gt(pc)), XE_FORCEWAKE_ALL);
> -	xe_guc_pc_gucrc_disable(pc);
> +	CLASS(xe_force_wake, fw_ref)(gt_to_fw(pc_to_gt(pc)), XE_FW_GT);
>   	XE_WARN_ON(xe_guc_pc_stop(pc));
>   
>   	/* Bind requested freq to mert_freq_cap before unload */
> diff --git a/drivers/gpu/drm/xe/xe_guc_pc.h b/drivers/gpu/drm/xe/xe_guc_pc.h
> index 0e31396f103c..1b95873b262e 100644
> --- a/drivers/gpu/drm/xe/xe_guc_pc.h
> +++ b/drivers/gpu/drm/xe/xe_guc_pc.h
> @@ -15,7 +15,6 @@ struct drm_printer;
>   int xe_guc_pc_init(struct xe_guc_pc *pc);
>   int xe_guc_pc_start(struct xe_guc_pc *pc);
>   int xe_guc_pc_stop(struct xe_guc_pc *pc);
> -int xe_guc_pc_gucrc_disable(struct xe_guc_pc *pc);
>   int xe_guc_pc_override_gucrc_mode(struct xe_guc_pc *pc, enum slpc_gucrc_mode mode);
>   int xe_guc_pc_unset_gucrc_mode(struct xe_guc_pc *pc);
>   void xe_guc_pc_print(struct xe_guc_pc *pc, struct drm_printer *p);
> diff --git a/drivers/gpu/drm/xe/xe_guc_rc.c b/drivers/gpu/drm/xe/xe_guc_rc.c
> new file mode 100644
> index 000000000000..214473be6c83
> --- /dev/null
> +++ b/drivers/gpu/drm/xe/xe_guc_rc.c
> @@ -0,0 +1,114 @@
> +// SPDX-License-Identifier: MIT
> +/*
> + * Copyright © 2025 Intel Corporation

2026

> + */
> +
> +#include <linux/device/devres.h>
> +#include <drm/drm_print.h>
> +
> +#include "abi/guc_actions_slpc_abi.h"
> +#include "xe_device.h"
> +#include "xe_force_wake.h"
> +#include "xe_gt.h"
> +#include "xe_guc.h"

Alphabetical

> +#include "xe_gt_idle.h"
> +#include "xe_gt_printk.h"
> +#include "xe_guc_ct.h"
> +#include "xe_guc_rc.h"
> +#include "xe_pm.h"
> +
> +/**
> + * DOC: GuC RC (Render C-states)
> + *
> + * GuC handles the GT transition to deeper C-states in conjunction with Pcode.
> + * GuC RC can be enabled independently of the frequency component in SLPC,
> + * which is also controlled by GuC.
> + *
> + * This file will contain all H2G related logic for handling Render C-states.
> + * There are some calls to xe_gt_idle, where we enable host C6 when GuC RC is
> + * skipped. GuC RC is mostly independent of xe_guc_pc with the exception of
> + * functions that override the mode for which we have to rely on the SLPC H2G
> + * calls.

Can you link this doc in the firmware documentation

Documentation/gpu/xe/xe_firmware.rst

> + */
> +
> +static int guc_action_setup_gucrc(struct xe_guc *guc, u32 control)
> +{
> +	u32 action[] = {
> +		GUC_ACTION_HOST2GUC_SETUP_PC_GUCRC,
> +		control,
> +	};
> +	int ret;
> +
> +	ret = xe_guc_ct_send(&guc->ct, action, ARRAY_SIZE(action), 0, 0);
> +	if (ret && !(xe_device_wedged(guc_to_xe(guc)) && ret == -ECANCELED))
> +		xe_gt_err(guc_to_gt(guc),
> +			  "GuC RC setup %s(%u) failed (%pe)\n",
> +			   control == GUCRC_HOST_CONTROL ? "HOST_CONTROL" :
> +			   control == GUCRC_FIRMWARE_CONTROL ? "FIRMWARE_CONTROL" :
> +			   "UNKNOWN", control, ERR_PTR(ret));
> +	return ret;
> +}
> +
> +/**
> + * xe_guc_rc_disable() - Disable GuC RC
> + * @guc: Xe GuC instance
> + *
> + * Disables GuC RC by taking control of RC6 back from GuC.
> + */
> +void xe_guc_rc_disable(struct xe_guc *guc)
> +{
> +	struct xe_device *xe = guc_to_xe(guc);
> +
> +	if (!xe->info.skip_guc_pc && (xe->info.platform != XE_PVC))
> +		if (guc_action_setup_gucrc(guc, GUCRC_HOST_CONTROL))
> +			return;
> +
> +	XE_WARN_ON(xe_gt_idle_disable_c6(guc_to_gt(guc)));
> +}
> +
> +static void xe_guc_rc_fini_hw(void *arg)
> +{
> +	struct xe_guc *guc = arg;
> +	struct xe_device *xe = guc_to_xe(guc);
> +	struct xe_gt *gt = guc_to_gt(guc);
> +
> +	if (xe_device_wedged(xe))
> +		return;
> +
> +	CLASS(xe_force_wake, fw_ref)(gt_to_fw(gt), XE_FW_GT);
> +	xe_guc_rc_disable(guc);
> +}
> +
> +/**
> + * xe_guc_rc_enable() - Enable GuC RC feature if applicable
> + * @guc: Xe GuC instance
> + *
> + * Enables GuC RC feature.
> + *
> + * Return: 0 on success, negative error code on error.
> + */
> +int xe_guc_rc_enable(struct xe_guc *guc)
> +{
> +	struct xe_device *xe = guc_to_xe(guc);
> +	struct xe_gt *gt = guc_to_gt(guc);
> +
> +	xe_gt_assert(gt, xe_device_uc_enabled(xe));
> +
> +	CLASS(xe_force_wake, fw_ref)(gt_to_fw(gt), XE_FW_GT);
> +	if (!xe_force_wake_ref_has_domain(fw_ref.domains, XE_FW_GT))
> +		return -ETIMEDOUT;
> +
> +	if (xe->info.platform == XE_PVC) {
> +		xe_guc_rc_disable(guc);
> +		return 0;
> +	}
> +
> +	if (xe->info.skip_guc_pc) {
> +		xe_gt_idle_enable_c6(gt);
> +		return 0;
> +	}
> +
> +	devm_add_action_or_reset(xe->drm.dev, xe_guc_rc_fini_hw, guc);
> +
> +	return guc_action_setup_gucrc(guc, GUCRC_FIRMWARE_CONTROL);
> +}
> diff --git a/drivers/gpu/drm/xe/xe_guc_rc.h b/drivers/gpu/drm/xe/xe_guc_rc.h
> new file mode 100644
> index 000000000000..9798cc80fb4a
> --- /dev/null
> +++ b/drivers/gpu/drm/xe/xe_guc_rc.h
> @@ -0,0 +1,14 @@
> +/* SPDX-License-Identifier: MIT */
> +/*
> + * Copyright © 2025 Intel Corporation

2026


Thanks
Riana

> + */
> +
> +#ifndef _XE_GUC_RC_H_
> +#define _XE_GUC_RC_H_
> +
> +struct xe_guc;
> +
> +void xe_guc_rc_disable(struct xe_guc *guc);
> +int xe_guc_rc_enable(struct xe_guc *guc);
> +
> +#endif
> diff --git a/drivers/gpu/drm/xe/xe_uc.c b/drivers/gpu/drm/xe/xe_uc.c
> index 157520ea1783..2212f195f5a1 100644
> --- a/drivers/gpu/drm/xe/xe_uc.c
> +++ b/drivers/gpu/drm/xe/xe_uc.c
> @@ -14,6 +14,7 @@
>   #include "xe_gt_sriov_vf.h"
>   #include "xe_guc.h"
>   #include "xe_guc_pc.h"
> +#include "xe_guc_rc.h"
>   #include "xe_guc_engine_activity.h"
>   #include "xe_huc.h"
>   #include "xe_sriov.h"
> @@ -216,6 +217,10 @@ int xe_uc_load_hw(struct xe_uc *uc)
>   	if (ret)
>   		goto err_out;
>   
> +	ret = xe_guc_rc_enable(&uc->guc);
> +	if (ret)
> +		goto err_out;
> +
>   	xe_guc_engine_activity_enable_stats(&uc->guc);
>   
>   	/* We don't fail the driver load if HuC fails to auth */
> @@ -244,11 +249,6 @@ int xe_uc_reset_prepare(struct xe_uc *uc)
>   	return xe_guc_reset_prepare(&uc->guc);
>   }
>   
> -void xe_uc_gucrc_disable(struct xe_uc *uc)
> -{
> -	XE_WARN_ON(xe_guc_pc_gucrc_disable(&uc->guc.pc));
> -}
> -
>   void xe_uc_stop_prepare(struct xe_uc *uc)
>   {
>   	xe_gsc_stop_prepare(&uc->gsc);
> diff --git a/drivers/gpu/drm/xe/xe_uc.h b/drivers/gpu/drm/xe/xe_uc.h
> index 5398da1a8097..255a54a8f876 100644
> --- a/drivers/gpu/drm/xe/xe_uc.h
> +++ b/drivers/gpu/drm/xe/xe_uc.h
> @@ -12,7 +12,6 @@ int xe_uc_init_noalloc(struct xe_uc *uc);
>   int xe_uc_init(struct xe_uc *uc);
>   int xe_uc_init_post_hwconfig(struct xe_uc *uc);
>   int xe_uc_load_hw(struct xe_uc *uc);
> -void xe_uc_gucrc_disable(struct xe_uc *uc);
>   int xe_uc_reset_prepare(struct xe_uc *uc);
>   void xe_uc_runtime_resume(struct xe_uc *uc);
>   void xe_uc_runtime_suspend(struct xe_uc *uc);


^ permalink raw reply	[flat|nested] 9+ messages in thread

* Re: [PATCH v5 1/2] drm/xe: Decouple GuC RC code from xe_guc_pc
  2026-01-22  8:15   ` Riana Tauro
@ 2026-01-22 23:22     ` Belgaumkar, Vinay
  0 siblings, 0 replies; 9+ messages in thread
From: Belgaumkar, Vinay @ 2026-01-22 23:22 UTC (permalink / raw)
  To: Riana Tauro, intel-xe


On 1/22/2026 12:15 AM, Riana Tauro wrote:
> Hi Vinay
>
>
> On 1/14/2026 3:38 AM, Vinay Belgaumkar wrote:
>> Move enable/disable GuC RC logic into the new file. This will
>> allow us to independently enable/disable GuC RC and not rely
>> on SLPC related functions. GuC already provides separate H2G
>> interfaces to setup GuC RC and SLPC.
>>
>> v2: Comments (Michal W), remove duplicate c6_enable calls from
>> xe_guc_pc.
>>
>> v3: Clarify crosss interactions between xe_guc_rc and xe_guc_pc
>> (Michal W)
>>
>> v4: More comments (Michal W)
>>
>> v5: Remove rc_init and use enable/disable (Riana)
>
> Few small comments
>>
>> Signed-off-by: Vinay Belgaumkar <vinay.belgaumkar@intel.com>
>> ---
>>   drivers/gpu/drm/xe/Makefile    |   1 +
>>   drivers/gpu/drm/xe/xe_gt.c     |   1 -
>>   drivers/gpu/drm/xe/xe_guc.c    |   2 +
>>   drivers/gpu/drm/xe/xe_guc_pc.c |  70 ++++----------------
>>   drivers/gpu/drm/xe/xe_guc_pc.h |   1 -
>>   drivers/gpu/drm/xe/xe_guc_rc.c | 114 +++++++++++++++++++++++++++++++++
>>   drivers/gpu/drm/xe/xe_guc_rc.h |  14 ++++
>>   drivers/gpu/drm/xe/xe_uc.c     |  10 +--
>>   drivers/gpu/drm/xe/xe_uc.h     |   1 -
>>   9 files changed, 149 insertions(+), 65 deletions(-)
>>   create mode 100644 drivers/gpu/drm/xe/xe_guc_rc.c
>>   create mode 100644 drivers/gpu/drm/xe/xe_guc_rc.h
>>
>> diff --git a/drivers/gpu/drm/xe/Makefile b/drivers/gpu/drm/xe/Makefile
>> index 89dc48cd73e2..928fdb925c13 100644
>> --- a/drivers/gpu/drm/xe/Makefile
>> +++ b/drivers/gpu/drm/xe/Makefile
>> @@ -74,6 +74,7 @@ xe-y += xe_bb.o \
>>       xe_guc_log.o \
>>       xe_guc_pagefault.o \
>>       xe_guc_pc.o \
>> +    xe_guc_rc.o \
>>       xe_guc_submit.o \
>>       xe_guc_tlb_inval.o \
>>       xe_heci_gsc.o \
>> diff --git a/drivers/gpu/drm/xe/xe_gt.c b/drivers/gpu/drm/xe/xe_gt.c
>> index 313ce83ab0e5..9ee328aa6579 100644
>> --- a/drivers/gpu/drm/xe/xe_gt.c
>> +++ b/drivers/gpu/drm/xe/xe_gt.c
>> @@ -822,7 +822,6 @@ static void gt_reset_worker(struct work_struct *w)
>>       if (IS_SRIOV_PF(gt_to_xe(gt)))
>>           xe_gt_sriov_pf_stop_prepare(gt);
>>   -    xe_uc_gucrc_disable(&gt->uc);
>>       xe_uc_stop_prepare(&gt->uc);
>>       xe_pagefault_reset(gt_to_xe(gt), gt);
>>   diff --git a/drivers/gpu/drm/xe/xe_guc.c b/drivers/gpu/drm/xe/xe_guc.c
>> index 44360437beeb..f66b0c987b09 100644
>> --- a/drivers/gpu/drm/xe/xe_guc.c
>> +++ b/drivers/gpu/drm/xe/xe_guc.c
>> @@ -35,6 +35,7 @@
>>   #include "xe_guc_klv_helpers.h"
>>   #include "xe_guc_log.h"
>>   #include "xe_guc_pc.h"
>> +#include "xe_guc_rc.h"
>>   #include "xe_guc_relay.h"
>>   #include "xe_guc_submit.h"
>>   #include "xe_memirq.h"
>> @@ -1609,6 +1610,7 @@ void xe_guc_stop_prepare(struct xe_guc *guc)
>>       if (!IS_SRIOV_VF(guc_to_xe(guc))) {
>>           int err;
>>   +        xe_guc_rc_disable(guc);
>>           err = xe_guc_pc_stop(&guc->pc);
>>           xe_gt_WARN(guc_to_gt(guc), err, "Failed to stop GuC PC: 
>> %pe\n",
>>                  ERR_PTR(err));
>> diff --git a/drivers/gpu/drm/xe/xe_guc_pc.c 
>> b/drivers/gpu/drm/xe/xe_guc_pc.c
>> index 54702a0fd05b..cf02c53ca3c5 100644
>> --- a/drivers/gpu/drm/xe/xe_guc_pc.c
>> +++ b/drivers/gpu/drm/xe/xe_guc_pc.c
>> @@ -92,6 +92,17 @@
>>    * Render-C states is also a GuC PC feature that is now enabled in 
>> Xe for
>>    * all platforms.
>>    *
>> + * Implementation details:
>> + * -----------------------
>> + * The implementation for GuC Power Management features is split as 
>> follows:
>> + *
>> + * xe_guc_rc:  Logic for handling GuC RC
>> + * xe_gt_idle: Host side logic for RC6 and Coarse Power gating (CPG)
>> + * xe_guc_pc:  Logic for all other SLPC related features
>> + *
>> + * There is some cross interaction between these where host C6 will 
>> need to be
>> + * enabled when we plan to skip GuC RC. Also, the GuC RC mode is 
>> currently
>> + * overridden through 0x3003 which is an SLPC H2G call.
>>    */
>>     static struct xe_guc *pc_to_guc(struct xe_guc_pc *pc)
>> @@ -253,22 +264,6 @@ static int pc_action_unset_param(struct 
>> xe_guc_pc *pc, u8 id)
>>       return ret;
>>   }
>>   -static int pc_action_setup_gucrc(struct xe_guc_pc *pc, u32 mode)
>> -{
>> -    struct xe_guc_ct *ct = pc_to_ct(pc);
>> -    u32 action[] = {
>> -        GUC_ACTION_HOST2GUC_SETUP_PC_GUCRC,
>> -        mode,
>> -    };
>> -    int ret;
>> -
>> -    ret = xe_guc_ct_send(ct, action, ARRAY_SIZE(action), 0, 0);
>> -    if (ret && !(xe_device_wedged(pc_to_xe(pc)) && ret == -ECANCELED))
>> -        xe_gt_err(pc_to_gt(pc), "GuC RC enable mode=%u failed: %pe\n",
>> -              mode, ERR_PTR(ret));
>> -    return ret;
>> -}
>> -
>>   static u32 decode_freq(u32 raw)
>>   {
>>       return DIV_ROUND_CLOSEST(raw * GT_FREQUENCY_MULTIPLIER,
>> @@ -1050,30 +1045,6 @@ int xe_guc_pc_restore_stashed_freq(struct 
>> xe_guc_pc *pc)
>>       return ret;
>>   }
>>   -/**
>> - * xe_guc_pc_gucrc_disable - Disable GuC RC
>> - * @pc: Xe_GuC_PC instance
>> - *
>> - * Disables GuC RC by taking control of RC6 back from GuC.
>> - *
>> - * Return: 0 on success, negative error code on error.
>> - */
>> -int xe_guc_pc_gucrc_disable(struct xe_guc_pc *pc)
>> -{
>> -    struct xe_device *xe = pc_to_xe(pc);
>> -    struct xe_gt *gt = pc_to_gt(pc);
>> -    int ret = 0;
>> -
>> -    if (xe->info.skip_guc_pc)
>> -        return 0;
>> -
>> -    ret = pc_action_setup_gucrc(pc, GUCRC_HOST_CONTROL);
>> -    if (ret)
>> -        return ret;
>> -
>> -    return xe_gt_idle_disable_c6(gt);
>> -}
>> -
>>   /**
>>    * xe_guc_pc_override_gucrc_mode - override GUCRC mode
>>    * @pc: Xe_GuC_PC instance
>> @@ -1217,9 +1188,6 @@ int xe_guc_pc_start(struct xe_guc_pc *pc)
>>           return -ETIMEDOUT;
>>         if (xe->info.skip_guc_pc) {
>> -        if (xe->info.platform != XE_PVC)
>> -            xe_gt_idle_enable_c6(gt);
>> -
>>           /* Request max possible since dynamic freq mgmt is not 
>> enabled */
>>           pc_set_cur_freq(pc, UINT_MAX);
>>           return 0;
>> @@ -1257,15 +1225,6 @@ int xe_guc_pc_start(struct xe_guc_pc *pc)
>>       if (ret)
>>           return ret;
>>   -    if (xe->info.platform == XE_PVC) {
>> -        xe_guc_pc_gucrc_disable(pc);
>> -        return 0;
>> -    }
>> -
>> -    ret = pc_action_setup_gucrc(pc, GUCRC_FIRMWARE_CONTROL);
>> -    if (ret)
>> -        return ret;
>> -
>>       /* Enable SLPC Optimized Strategy for compute */
>>       ret = pc_action_set_strategy(pc, SLPC_OPTIMIZED_STRATEGY_COMPUTE);
>>   @@ -1285,10 +1244,8 @@ int xe_guc_pc_stop(struct xe_guc_pc *pc)
>>   {
>>       struct xe_device *xe = pc_to_xe(pc);
>>   -    if (xe->info.skip_guc_pc) {
>> -        xe_gt_idle_disable_c6(pc_to_gt(pc));
>> +    if (xe->info.skip_guc_pc)
>>           return 0;
>> -    }
>>         mutex_lock(&pc->freq_lock);
>>       pc->freq_ready = false;
>> @@ -1309,8 +1266,7 @@ static void xe_guc_pc_fini_hw(void *arg)
>>       if (xe_device_wedged(xe))
>>           return;
>>   -    CLASS(xe_force_wake, fw_ref)(gt_to_fw(pc_to_gt(pc)), 
>> XE_FORCEWAKE_ALL);
>> -    xe_guc_pc_gucrc_disable(pc);
>> +    CLASS(xe_force_wake, fw_ref)(gt_to_fw(pc_to_gt(pc)), XE_FW_GT);
>>       XE_WARN_ON(xe_guc_pc_stop(pc));
>>         /* Bind requested freq to mert_freq_cap before unload */
>> diff --git a/drivers/gpu/drm/xe/xe_guc_pc.h 
>> b/drivers/gpu/drm/xe/xe_guc_pc.h
>> index 0e31396f103c..1b95873b262e 100644
>> --- a/drivers/gpu/drm/xe/xe_guc_pc.h
>> +++ b/drivers/gpu/drm/xe/xe_guc_pc.h
>> @@ -15,7 +15,6 @@ struct drm_printer;
>>   int xe_guc_pc_init(struct xe_guc_pc *pc);
>>   int xe_guc_pc_start(struct xe_guc_pc *pc);
>>   int xe_guc_pc_stop(struct xe_guc_pc *pc);
>> -int xe_guc_pc_gucrc_disable(struct xe_guc_pc *pc);
>>   int xe_guc_pc_override_gucrc_mode(struct xe_guc_pc *pc, enum 
>> slpc_gucrc_mode mode);
>>   int xe_guc_pc_unset_gucrc_mode(struct xe_guc_pc *pc);
>>   void xe_guc_pc_print(struct xe_guc_pc *pc, struct drm_printer *p);
>> diff --git a/drivers/gpu/drm/xe/xe_guc_rc.c 
>> b/drivers/gpu/drm/xe/xe_guc_rc.c
>> new file mode 100644
>> index 000000000000..214473be6c83
>> --- /dev/null
>> +++ b/drivers/gpu/drm/xe/xe_guc_rc.c
>> @@ -0,0 +1,114 @@
>> +// SPDX-License-Identifier: MIT
>> +/*
>> + * Copyright © 2025 Intel Corporation
>
> 2026
ok.
>
>> + */
>> +
>> +#include <linux/device/devres.h>
>> +#include <drm/drm_print.h>
>> +
>> +#include "abi/guc_actions_slpc_abi.h"
>> +#include "xe_device.h"
>> +#include "xe_force_wake.h"
>> +#include "xe_gt.h"
>> +#include "xe_guc.h"
>
> Alphabetical
ok.
>
>> +#include "xe_gt_idle.h"
>> +#include "xe_gt_printk.h"
>> +#include "xe_guc_ct.h"
>> +#include "xe_guc_rc.h"
>> +#include "xe_pm.h"
>> +
>> +/**
>> + * DOC: GuC RC (Render C-states)
>> + *
>> + * GuC handles the GT transition to deeper C-states in conjunction 
>> with Pcode.
>> + * GuC RC can be enabled independently of the frequency component in 
>> SLPC,
>> + * which is also controlled by GuC.
>> + *
>> + * This file will contain all H2G related logic for handling Render 
>> C-states.
>> + * There are some calls to xe_gt_idle, where we enable host C6 when 
>> GuC RC is
>> + * skipped. GuC RC is mostly independent of xe_guc_pc with the 
>> exception of
>> + * functions that override the mode for which we have to rely on the 
>> SLPC H2G
>> + * calls.
>
> Can you link this doc in the firmware documentation
>
> Documentation/gpu/xe/xe_firmware.rst
sure, will add that.
>
>> + */
>> +
>> +static int guc_action_setup_gucrc(struct xe_guc *guc, u32 control)
>> +{
>> +    u32 action[] = {
>> +        GUC_ACTION_HOST2GUC_SETUP_PC_GUCRC,
>> +        control,
>> +    };
>> +    int ret;
>> +
>> +    ret = xe_guc_ct_send(&guc->ct, action, ARRAY_SIZE(action), 0, 0);
>> +    if (ret && !(xe_device_wedged(guc_to_xe(guc)) && ret == 
>> -ECANCELED))
>> +        xe_gt_err(guc_to_gt(guc),
>> +              "GuC RC setup %s(%u) failed (%pe)\n",
>> +               control == GUCRC_HOST_CONTROL ? "HOST_CONTROL" :
>> +               control == GUCRC_FIRMWARE_CONTROL ? "FIRMWARE_CONTROL" :
>> +               "UNKNOWN", control, ERR_PTR(ret));
>> +    return ret;
>> +}
>> +
>> +/**
>> + * xe_guc_rc_disable() - Disable GuC RC
>> + * @guc: Xe GuC instance
>> + *
>> + * Disables GuC RC by taking control of RC6 back from GuC.
>> + */
>> +void xe_guc_rc_disable(struct xe_guc *guc)
>> +{
>> +    struct xe_device *xe = guc_to_xe(guc);
>> +
>> +    if (!xe->info.skip_guc_pc && (xe->info.platform != XE_PVC))
>> +        if (guc_action_setup_gucrc(guc, GUCRC_HOST_CONTROL))
>> +            return;
>> +
>> +    XE_WARN_ON(xe_gt_idle_disable_c6(guc_to_gt(guc)));
>> +}
>> +
>> +static void xe_guc_rc_fini_hw(void *arg)
>> +{
>> +    struct xe_guc *guc = arg;
>> +    struct xe_device *xe = guc_to_xe(guc);
>> +    struct xe_gt *gt = guc_to_gt(guc);
>> +
>> +    if (xe_device_wedged(xe))
>> +        return;
>> +
>> +    CLASS(xe_force_wake, fw_ref)(gt_to_fw(gt), XE_FW_GT);
>> +    xe_guc_rc_disable(guc);
>> +}
>> +
>> +/**
>> + * xe_guc_rc_enable() - Enable GuC RC feature if applicable
>> + * @guc: Xe GuC instance
>> + *
>> + * Enables GuC RC feature.
>> + *
>> + * Return: 0 on success, negative error code on error.
>> + */
>> +int xe_guc_rc_enable(struct xe_guc *guc)
>> +{
>> +    struct xe_device *xe = guc_to_xe(guc);
>> +    struct xe_gt *gt = guc_to_gt(guc);
>> +
>> +    xe_gt_assert(gt, xe_device_uc_enabled(xe));
>> +
>> +    CLASS(xe_force_wake, fw_ref)(gt_to_fw(gt), XE_FW_GT);
>> +    if (!xe_force_wake_ref_has_domain(fw_ref.domains, XE_FW_GT))
>> +        return -ETIMEDOUT;
>> +
>> +    if (xe->info.platform == XE_PVC) {
>> +        xe_guc_rc_disable(guc);
>> +        return 0;
>> +    }
>> +
>> +    if (xe->info.skip_guc_pc) {
>> +        xe_gt_idle_enable_c6(gt);
>> +        return 0;
>> +    }
>> +
>> +    devm_add_action_or_reset(xe->drm.dev, xe_guc_rc_fini_hw, guc);
>> +
>> +    return guc_action_setup_gucrc(guc, GUCRC_FIRMWARE_CONTROL);
>> +}
>> diff --git a/drivers/gpu/drm/xe/xe_guc_rc.h 
>> b/drivers/gpu/drm/xe/xe_guc_rc.h
>> new file mode 100644
>> index 000000000000..9798cc80fb4a
>> --- /dev/null
>> +++ b/drivers/gpu/drm/xe/xe_guc_rc.h
>> @@ -0,0 +1,14 @@
>> +/* SPDX-License-Identifier: MIT */
>> +/*
>> + * Copyright © 2025 Intel Corporation
>
> 2026

ok, thanks,

Vinay.

>
>
> Thanks
> Riana
>
>> + */
>> +
>> +#ifndef _XE_GUC_RC_H_
>> +#define _XE_GUC_RC_H_
>> +
>> +struct xe_guc;
>> +
>> +void xe_guc_rc_disable(struct xe_guc *guc);
>> +int xe_guc_rc_enable(struct xe_guc *guc);
>> +
>> +#endif
>> diff --git a/drivers/gpu/drm/xe/xe_uc.c b/drivers/gpu/drm/xe/xe_uc.c
>> index 157520ea1783..2212f195f5a1 100644
>> --- a/drivers/gpu/drm/xe/xe_uc.c
>> +++ b/drivers/gpu/drm/xe/xe_uc.c
>> @@ -14,6 +14,7 @@
>>   #include "xe_gt_sriov_vf.h"
>>   #include "xe_guc.h"
>>   #include "xe_guc_pc.h"
>> +#include "xe_guc_rc.h"
>>   #include "xe_guc_engine_activity.h"
>>   #include "xe_huc.h"
>>   #include "xe_sriov.h"
>> @@ -216,6 +217,10 @@ int xe_uc_load_hw(struct xe_uc *uc)
>>       if (ret)
>>           goto err_out;
>>   +    ret = xe_guc_rc_enable(&uc->guc);
>> +    if (ret)
>> +        goto err_out;
>> +
>>       xe_guc_engine_activity_enable_stats(&uc->guc);
>>         /* We don't fail the driver load if HuC fails to auth */
>> @@ -244,11 +249,6 @@ int xe_uc_reset_prepare(struct xe_uc *uc)
>>       return xe_guc_reset_prepare(&uc->guc);
>>   }
>>   -void xe_uc_gucrc_disable(struct xe_uc *uc)
>> -{
>> -    XE_WARN_ON(xe_guc_pc_gucrc_disable(&uc->guc.pc));
>> -}
>> -
>>   void xe_uc_stop_prepare(struct xe_uc *uc)
>>   {
>>       xe_gsc_stop_prepare(&uc->gsc);
>> diff --git a/drivers/gpu/drm/xe/xe_uc.h b/drivers/gpu/drm/xe/xe_uc.h
>> index 5398da1a8097..255a54a8f876 100644
>> --- a/drivers/gpu/drm/xe/xe_uc.h
>> +++ b/drivers/gpu/drm/xe/xe_uc.h
>> @@ -12,7 +12,6 @@ int xe_uc_init_noalloc(struct xe_uc *uc);
>>   int xe_uc_init(struct xe_uc *uc);
>>   int xe_uc_init_post_hwconfig(struct xe_uc *uc);
>>   int xe_uc_load_hw(struct xe_uc *uc);
>> -void xe_uc_gucrc_disable(struct xe_uc *uc);
>>   int xe_uc_reset_prepare(struct xe_uc *uc);
>>   void xe_uc_runtime_resume(struct xe_uc *uc);
>>   void xe_uc_runtime_suspend(struct xe_uc *uc);
>

^ permalink raw reply	[flat|nested] 9+ messages in thread

end of thread, other threads:[~2026-01-22 23:22 UTC | newest]

Thread overview: 9+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2026-01-13 22:07 [PATCH v5 0/2] drm/xe: drm/xe: Separate out GuC RC code Vinay Belgaumkar
2026-01-13 22:08 ` [PATCH v5 1/2] drm/xe: Decouple GuC RC code from xe_guc_pc Vinay Belgaumkar
2026-01-22  8:15   ` Riana Tauro
2026-01-22 23:22     ` Belgaumkar, Vinay
2026-01-13 22:08 ` [PATCH v5 2/2] drm/xe: Add a wrapper for set/unset params Vinay Belgaumkar
2026-01-13 22:17 ` ✗ CI.checkpatch: warning for drm/xe: drm/xe: Separate out GuC RC code (rev4) Patchwork
2026-01-13 22:18 ` ✓ CI.KUnit: success " Patchwork
2026-01-13 22:52 ` ✓ Xe.CI.BAT: " Patchwork
2026-01-14  7:31 ` ✗ Xe.CI.Full: failure " Patchwork

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox