From: Konrad Dybcio <konrad.dybcio@linaro.org>
To: Marijn Suijten <marijn.suijten@somainline.org>
Cc: Andy Gross <agross@kernel.org>,
Bjorn Andersson <andersson@kernel.org>,
Rob Herring <robh+dt@kernel.org>,
Krzysztof Kozlowski <krzysztof.kozlowski+dt@linaro.org>,
Conor Dooley <conor+dt@kernel.org>,
Michael Turquette <mturquette@baylibre.com>,
Stephen Boyd <sboyd@kernel.org>, Rob Clark <robdclark@gmail.com>,
Abhinav Kumar <quic_abhinavk@quicinc.com>,
Dmitry Baryshkov <dmitry.baryshkov@linaro.org>,
Sean Paul <sean@poorly.run>, David Airlie <airlied@gmail.com>,
Daniel Vetter <daniel@ffwll.ch>,
Krishna Manikandan <quic_mkrishn@quicinc.com>,
~postmarketos/upstreaming@lists.sr.ht,
AngeloGioacchino Del Regno
<angelogioacchino.delregno@collabora.com>,
Martin Botka <martin.botka@somainline.org>,
Jami Kettunen <jami.kettunen@somainline.org>,
linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org,
linux-kernel@vger.kernel.org,
Krzysztof Kozlowski <krzk@kernel.org>,
linux-clk@vger.kernel.org, dri-devel@lists.freedesktop.org,
freedreno@lists.freedesktop.org, Lux Aliaga <they@mint.lgbt>
Subject: Re: [PATCH 08/15] drm/msm/dpu: Add SM6125 support
Date: Mon, 26 Jun 2023 11:37:55 +0200 [thread overview]
Message-ID: <459eef2b-4d66-e6cb-32b4-69cdb1a586fe@linaro.org> (raw)
In-Reply-To: <eeyexowcbjmqpmw6xps6ewczamehhyopjkvd2tg72soirpla2r@ydtuxti4r6xk>
On 25.06.2023 22:19, Marijn Suijten wrote:
> On 2023-06-24 03:47:27, Konrad Dybcio wrote:
>> On 24.06.2023 02:41, Marijn Suijten wrote:
>>> Add definitions for the display hardware used on the Qualcomm SM6125
>>> platform.
>>>
>>> Signed-off-by: Marijn Suijten <marijn.suijten@somainline.org>
>>> ---
>> [...]
>>
>>> +static const struct dpu_perf_cfg sm6125_perf_data = {
>>> + .max_bw_low = 4100000,
>>> + .max_bw_high = 4100000,
>>> + .min_core_ib = 2400000,
>>> + .min_llcc_ib = 800000,
>> While Dmitry will likely validate other values
>
> Lovely.
>
>> I can tell you already that this SoC has no LLCC.
>
> Copy-paste error on downstream?
>
> https://git.codelinaro.org/clo/la/kernel/msm-4.14/-/blob/LA.UM.9.11.c25/arch/arm64/boot/dts/qcom/trinket-sde.dtsi#L146
>
> - Marijn
Yes.
This code is bogus anyway and is just supposed to vote on DDR_FREQ_MIN
Konrad
>
>>
>> Konrad
>>> + .min_dram_ib = 800000,
>>> + .min_prefill_lines = 24,
>>> + .danger_lut_tbl = {0xf, 0xffff, 0x0},
>>> + .safe_lut_tbl = {0xfff8, 0xf000, 0xffff},
>>> + .qos_lut_tbl = {
>>> + {.nentry = ARRAY_SIZE(sm8150_qos_linear),
>>> + .entries = sm8150_qos_linear
>>> + },
>>> + {.nentry = ARRAY_SIZE(sc7180_qos_macrotile),
>>> + .entries = sc7180_qos_macrotile
>>> + },
>>> + {.nentry = ARRAY_SIZE(sc7180_qos_nrt),
>>> + .entries = sc7180_qos_nrt
>>> + },
>>> + /* TODO: macrotile-qseed is different from macrotile */
>>> + },
>>> + .cdp_cfg = {
>>> + {.rd_enable = 1, .wr_enable = 1},
>>> + {.rd_enable = 1, .wr_enable = 0}
>>> + },
>>> + .clk_inefficiency_factor = 105,
>>> + .bw_inefficiency_factor = 120,
>>> +};
>>> +
>>> +const struct dpu_mdss_cfg dpu_sm6125_cfg = {
>>> + .caps = &sm6125_dpu_caps,
>>> + .ubwc = &sm6125_ubwc_cfg,
>>> + .mdp_count = ARRAY_SIZE(sm6125_mdp),
>>> + .mdp = sm6125_mdp,
>>> + .ctl_count = ARRAY_SIZE(sm6125_ctl),
>>> + .ctl = sm6125_ctl,
>>> + .sspp_count = ARRAY_SIZE(sm6125_sspp),
>>> + .sspp = sm6125_sspp,
>>> + .mixer_count = ARRAY_SIZE(sm6125_lm),
>>> + .mixer = sm6125_lm,
>>> + .dspp_count = ARRAY_SIZE(sm6125_dspp),
>>> + .dspp = sm6125_dspp,
>>> + .pingpong_count = ARRAY_SIZE(sm6125_pp),
>>> + .pingpong = sm6125_pp,
>>> + .intf_count = ARRAY_SIZE(sm6125_intf),
>>> + .intf = sm6125_intf,
>>> + .vbif_count = ARRAY_SIZE(sdm845_vbif),
>>> + .vbif = sdm845_vbif,
>>> + .perf = &sm6125_perf_data,
>>> + .mdss_irqs = BIT(MDP_SSPP_TOP0_INTR) | \
>>> + BIT(MDP_SSPP_TOP0_INTR2) | \
>>> + BIT(MDP_SSPP_TOP0_HIST_INTR) | \
>>> + BIT(MDP_INTF0_INTR) | \
>>> + BIT(MDP_INTF1_INTR) | \
>>> + BIT(MDP_INTF1_TEAR_INTR),
>>> +};
>>> +
>>> +#endif
>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.c b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.c
>>> index 0de507d4d7b7..8a02bbdaae8a 100644
>>> --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.c
>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.c
>>> @@ -33,6 +33,9 @@
>>> #define VIG_SC7180_MASK \
>>> (VIG_MASK | BIT(DPU_SSPP_QOS_8LVL) | BIT(DPU_SSPP_SCALER_QSEED4))
>>>
>>> +#define VIG_SM6125_MASK \
>>> + (VIG_MASK | BIT(DPU_SSPP_QOS_8LVL) | BIT(DPU_SSPP_SCALER_QSEED3LITE))
>>> +
>>> #define VIG_SC7180_MASK_SDMA \
>>> (VIG_SC7180_MASK | BIT(DPU_SSPP_SMART_DMA_V2))
>>>
>>> @@ -348,6 +351,8 @@ static const struct dpu_sspp_sub_blks sc7280_vig_sblk_0 =
>>>
>>> static const struct dpu_sspp_sub_blks sm6115_vig_sblk_0 =
>>> _VIG_SBLK("0", 2, DPU_SSPP_SCALER_QSEED4);
>>> +static const struct dpu_sspp_sub_blks sm6125_vig_sblk_0 =
>>> + _VIG_SBLK("0", 3, DPU_SSPP_SCALER_QSEED3LITE);
>>>
>>> static const struct dpu_sspp_sub_blks sm8250_vig_sblk_0 =
>>> _VIG_SBLK("0", 5, DPU_SSPP_SCALER_QSEED4);
>>> @@ -762,6 +767,7 @@ static const struct dpu_qos_lut_entry sc7180_qos_nrt[] = {
>>>
>>> #include "catalog/dpu_5_0_sm8150.h"
>>> #include "catalog/dpu_5_1_sc8180x.h"
>>> +#include "catalog/dpu_5_4_sm6125.h"
>>>
>>> #include "catalog/dpu_6_0_sm8250.h"
>>> #include "catalog/dpu_6_2_sc7180.h"
>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.h b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.h
>>> index b860784ade72..4314235cb2b8 100644
>>> --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.h
>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_hw_catalog.h
>>> @@ -861,6 +861,7 @@ extern const struct dpu_mdss_cfg dpu_sc8180x_cfg;
>>> extern const struct dpu_mdss_cfg dpu_sm8250_cfg;
>>> extern const struct dpu_mdss_cfg dpu_sc7180_cfg;
>>> extern const struct dpu_mdss_cfg dpu_sm6115_cfg;
>>> +extern const struct dpu_mdss_cfg dpu_sm6125_cfg;
>>> extern const struct dpu_mdss_cfg dpu_sm6350_cfg;
>>> extern const struct dpu_mdss_cfg dpu_qcm2290_cfg;
>>> extern const struct dpu_mdss_cfg dpu_sm6375_cfg;
>>> diff --git a/drivers/gpu/drm/msm/disp/dpu1/dpu_kms.c b/drivers/gpu/drm/msm/disp/dpu1/dpu_kms.c
>>> index aa8499de1b9f..a1c7ffb6dffb 100644
>>> --- a/drivers/gpu/drm/msm/disp/dpu1/dpu_kms.c
>>> +++ b/drivers/gpu/drm/msm/disp/dpu1/dpu_kms.c
>>> @@ -1305,6 +1305,7 @@ static const struct of_device_id dpu_dt_match[] = {
>>> { .compatible = "qcom,sc8180x-dpu", .data = &dpu_sc8180x_cfg, },
>>> { .compatible = "qcom,sc8280xp-dpu", .data = &dpu_sc8280xp_cfg, },
>>> { .compatible = "qcom,sm6115-dpu", .data = &dpu_sm6115_cfg, },
>>> + { .compatible = "qcom,sm6125-dpu", .data = &dpu_sm6125_cfg, },
>>> { .compatible = "qcom,sm6350-dpu", .data = &dpu_sm6350_cfg, },
>>> { .compatible = "qcom,sm6375-dpu", .data = &dpu_sm6375_cfg, },
>>> { .compatible = "qcom,sm8150-dpu", .data = &dpu_sm8150_cfg, },
>>>
next prev parent reply other threads:[~2023-06-26 9:38 UTC|newest]
Thread overview: 78+ messages / expand[flat|nested] mbox.gz Atom feed top
2023-06-24 0:40 [PATCH 00/15] drm/msm: Add SM6125 MDSS/DPU hardware and enable Sony Xperia 10 II panel Marijn Suijten
2023-06-24 0:40 ` [PATCH 01/15] arm64: dts: qcom: sm6125: Sort spmi_bus node numerically by reg Marijn Suijten
2023-06-24 1:43 ` Konrad Dybcio
2023-06-25 19:10 ` Marijn Suijten
2023-06-24 0:41 ` [PATCH 02/15] dt-bindings: clock: qcom,dispcc-sm6125: Remove unused GCC_DISP_AHB_CLK Marijn Suijten
2023-06-24 9:08 ` Krzysztof Kozlowski
2023-06-25 19:44 ` Marijn Suijten
2023-06-24 0:41 ` [PATCH 03/15] dt-bindings: clock: qcom,dispcc-sm6125: Require GCC PLL0 DIV clock Marijn Suijten
2023-06-24 1:45 ` Konrad Dybcio
2023-06-24 9:08 ` Krzysztof Kozlowski
2023-06-25 19:48 ` Marijn Suijten
2023-06-26 16:10 ` Krzysztof Kozlowski
2023-06-26 17:49 ` Marijn Suijten
2023-06-26 18:29 ` Krzysztof Kozlowski
2023-06-26 18:51 ` Marijn Suijten
2023-06-26 18:53 ` Marijn Suijten
2023-06-27 6:24 ` Krzysztof Kozlowski
2023-06-27 6:54 ` Marijn Suijten
2023-06-27 7:29 ` Krzysztof Kozlowski
2023-06-27 7:49 ` Marijn Suijten
2023-06-27 8:21 ` Krzysztof Kozlowski
2023-06-27 9:02 ` Marijn Suijten
2023-06-27 9:07 ` Krzysztof Kozlowski
2023-06-27 9:11 ` Marijn Suijten
2023-06-25 19:48 ` Marijn Suijten
2023-06-26 9:43 ` Konrad Dybcio
2023-06-26 14:26 ` Marijn Suijten
2023-06-26 16:15 ` Krzysztof Kozlowski
2023-06-26 17:47 ` Marijn Suijten
2023-06-24 0:41 ` [PATCH 04/15] dt-bindings: clock: qcom,dispcc-sm6125: Allow power-domains property Marijn Suijten
2023-06-24 9:10 ` Krzysztof Kozlowski
2023-06-24 0:41 ` [PATCH 05/15] dt-bindings: display/msm: dsi-controller-main: Document SM6125 Marijn Suijten
2023-06-24 9:11 ` Krzysztof Kozlowski
2023-06-24 0:41 ` [PATCH 06/15] dt-bindings: display/msm: sc7180-dpu: Describe SM6125 Marijn Suijten
2023-06-24 9:12 ` Krzysztof Kozlowski
2023-06-25 19:52 ` Marijn Suijten
2023-06-26 16:16 ` Krzysztof Kozlowski
2023-06-26 17:54 ` Marijn Suijten
2023-06-26 18:57 ` Konrad Dybcio
2023-06-26 20:28 ` Marijn Suijten
2023-06-26 22:46 ` Konrad Dybcio
2023-06-26 14:04 ` Dmitry Baryshkov
2023-06-28 20:27 ` [Freedreno] " Abhinav Kumar
2023-06-24 0:41 ` [PATCH 07/15] dt-bindings: display/msm: Add SM6125 MDSS Marijn Suijten
2023-06-24 2:03 ` Rob Herring
2023-06-24 9:31 ` Krzysztof Kozlowski
2023-06-24 0:41 ` [PATCH 08/15] drm/msm/dpu: Add SM6125 support Marijn Suijten
2023-06-24 1:47 ` Konrad Dybcio
2023-06-25 20:19 ` Marijn Suijten
2023-06-26 9:37 ` Konrad Dybcio [this message]
2023-06-24 0:41 ` [PATCH 09/15] drm/msm/mdss: " Marijn Suijten
2023-06-27 8:49 ` Dmitry Baryshkov
2023-06-27 9:06 ` Marijn Suijten
2023-06-24 0:41 ` [PATCH 10/15] dt-bindings: msm: dsi-phy-14nm: Document SM6125 variant Marijn Suijten
2023-06-24 9:33 ` Krzysztof Kozlowski
2023-06-24 13:48 ` Dmitry Baryshkov
2023-06-25 7:16 ` Krzysztof Kozlowski
2023-06-24 0:41 ` [PATCH 11/15] drm/msm/dsi: Add 14nm phy configuration for SM6125 Marijn Suijten
2023-06-24 1:49 ` Konrad Dybcio
2023-06-24 13:51 ` Dmitry Baryshkov
2023-06-25 20:23 ` Marijn Suijten
2023-06-26 9:50 ` Konrad Dybcio
2023-06-24 0:41 ` [PATCH 12/15] arm64: dts: qcom: sm6125: Switch fixed xo_board clock to RPM XO clock Marijn Suijten
2023-06-24 1:50 ` Konrad Dybcio
2023-06-24 0:41 ` [PATCH 13/15] arm64: dts: qcom: sm6125: Add dispcc node Marijn Suijten
2023-06-24 1:53 ` Konrad Dybcio
2023-06-24 13:52 ` Dmitry Baryshkov
2023-06-24 0:41 ` [PATCH 14/15] arm64: dts: qcom: sm6125: Add display hardware nodes Marijn Suijten
2023-06-24 2:05 ` Konrad Dybcio
2023-06-25 19:36 ` Marijn Suijten
2023-06-24 0:41 ` [PATCH 15/15] arm64: dts: qcom: sm6125-seine: Configure MDSS, DSI and panel Marijn Suijten
2023-06-24 2:06 ` Konrad Dybcio
2023-06-25 19:41 ` Marijn Suijten
2023-06-24 1:42 ` [PATCH 00/15] drm/msm: Add SM6125 MDSS/DPU hardware and enable Sony Xperia 10 II panel Konrad Dybcio
2023-06-25 19:18 ` Marijn Suijten
2023-06-26 9:41 ` Konrad Dybcio
2023-06-26 14:17 ` Marijn Suijten
2023-06-26 14:20 ` Konrad Dybcio
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=459eef2b-4d66-e6cb-32b4-69cdb1a586fe@linaro.org \
--to=konrad.dybcio@linaro.org \
--cc=agross@kernel.org \
--cc=airlied@gmail.com \
--cc=andersson@kernel.org \
--cc=angelogioacchino.delregno@collabora.com \
--cc=conor+dt@kernel.org \
--cc=daniel@ffwll.ch \
--cc=devicetree@vger.kernel.org \
--cc=dmitry.baryshkov@linaro.org \
--cc=dri-devel@lists.freedesktop.org \
--cc=freedreno@lists.freedesktop.org \
--cc=jami.kettunen@somainline.org \
--cc=krzk@kernel.org \
--cc=krzysztof.kozlowski+dt@linaro.org \
--cc=linux-arm-msm@vger.kernel.org \
--cc=linux-clk@vger.kernel.org \
--cc=linux-kernel@vger.kernel.org \
--cc=marijn.suijten@somainline.org \
--cc=martin.botka@somainline.org \
--cc=mturquette@baylibre.com \
--cc=quic_abhinavk@quicinc.com \
--cc=quic_mkrishn@quicinc.com \
--cc=robdclark@gmail.com \
--cc=robh+dt@kernel.org \
--cc=sboyd@kernel.org \
--cc=sean@poorly.run \
--cc=they@mint.lgbt \
--cc=~postmarketos/upstreaming@lists.sr.ht \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox