* [PATCH] i2c:i2c-bfin-twi: TWI controller fails to restart next transfer in high system load.
@ 2011-09-23 6:25 Sonic Zhang
[not found] ` <1316759153-17608-1-git-send-email-sonic.adi-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
0 siblings, 1 reply; 2+ messages in thread
From: Sonic Zhang @ 2011-09-23 6:25 UTC (permalink / raw)
To: khali-PUYAD+kWke1g9hUCZPvPmw, ben-linux-elnMNo+KYs3YtjvyW6yDsg
Cc: linux-i2c-u79uwXL29TY76Z2rM5mHXA, LKML,
uclinux-dist-devel-ZG0+EudsQA8dtHy/vicBwGD2FQJk+8+b, Sonic Zhang
From: Sonic Zhang <sonic.zhang-OyLXuOCK7orQT0dZR+AlfA@public.gmane.org>
Current driver was developed based on BF537 0.2 HRM. In high system load, BUFRDERR error
interrupt may be raised if XMTSERV interrupt of last TX byte is not served in time
(set RSTART bit), which breaks restart tranfer as expected.
"Buffer Read Error (BUFRDERR)" description in Blackfin HRM only applys to BF537
rev. < 0.3. In later rev. and later announced Blackfin chips, such as BF527 and
BF548, a new TWI master feature "Clock Stretching" is added into the TWI controller,
BUFRDERR interrupt is not triggered after TX FIFO is empty.
This patch sets RSTART bit at the beginning of the first transfer. The SCL and SDA
is hold till XMTSERV interrupt of last TX byte is served. Restart transfer is not broken
in high system load.
Reported-by: Lukas Weiss <lukas.weiss-o7FnQhZdtX+ELgA04lAiVw@public.gmane.org>
Signed-off-by: Sonic Zhang <sonic.zhang-OyLXuOCK7orQT0dZR+AlfA@public.gmane.org>
---
drivers/i2c/busses/i2c-bfin-twi.c | 42 +++++++++++++++++++++---------------
1 files changed, 24 insertions(+), 18 deletions(-)
diff --git a/drivers/i2c/busses/i2c-bfin-twi.c b/drivers/i2c/busses/i2c-bfin-twi.c
index cbc98ae..5887ca4 100644
--- a/drivers/i2c/busses/i2c-bfin-twi.c
+++ b/drivers/i2c/busses/i2c-bfin-twi.c
@@ -99,7 +99,7 @@ static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface,
*/
else if (iface->cur_mode == TWI_I2C_MODE_COMBINED)
write_MASTER_CTL(iface,
- read_MASTER_CTL(iface) | MDIR | RSTART);
+ read_MASTER_CTL(iface) | MDIR);
else if (iface->manual_stop)
write_MASTER_CTL(iface,
read_MASTER_CTL(iface) | STOP);
@@ -107,10 +107,10 @@ static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface,
iface->cur_msg + 1 < iface->msg_num) {
if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
write_MASTER_CTL(iface,
- read_MASTER_CTL(iface) | RSTART | MDIR);
+ read_MASTER_CTL(iface) | MDIR);
else
write_MASTER_CTL(iface,
- (read_MASTER_CTL(iface) | RSTART) & ~MDIR);
+ read_MASTER_CTL(iface) & ~MDIR);
}
}
if (twi_int_status & RCVSERV) {
@@ -130,17 +130,20 @@ static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface,
}
iface->transPtr++;
iface->readNum--;
- } else if (iface->manual_stop) {
- write_MASTER_CTL(iface,
- read_MASTER_CTL(iface) | STOP);
- } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
- iface->cur_msg + 1 < iface->msg_num) {
- if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
- write_MASTER_CTL(iface,
- read_MASTER_CTL(iface) | RSTART | MDIR);
- else
+ }
+ if (iface->readNum == 0) {
+ if (iface->manual_stop) {
write_MASTER_CTL(iface,
- (read_MASTER_CTL(iface) | RSTART) & ~MDIR);
+ read_MASTER_CTL(iface) | STOP);
+ } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT &&
+ iface->cur_msg + 1 < iface->msg_num) {
+ if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD)
+ write_MASTER_CTL(iface,
+ read_MASTER_CTL(iface) | MDIR);
+ else
+ write_MASTER_CTL(iface,
+ read_MASTER_CTL(iface) & ~MDIR);
+ }
}
}
if (twi_int_status & MERR) {
@@ -252,9 +255,10 @@ static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface,
(0xff << 6)));
iface->manual_stop = 1;
}
- /* remove restart bit and enable master receive */
- write_MASTER_CTL(iface,
- read_MASTER_CTL(iface) & ~RSTART);
+ /* remove restart bit before last message */
+ if (iface->cur_msg+1 == iface->msg_num)
+ write_MASTER_CTL(iface,
+ read_MASTER_CTL(iface) & ~RSTART);
} else {
iface->result = 1;
write_INT_MASK(iface, 0);
@@ -311,7 +315,8 @@ static int bfin_twi_do_master_xfer(struct i2c_adapter *adap,
return -EINVAL;
}
- iface->cur_mode = TWI_I2C_MODE_REPEAT;
+ if (iface->msg_num > 1)
+ iface->cur_mode = TWI_I2C_MODE_REPEAT;
iface->manual_stop = 0;
iface->transPtr = pmsg->buf;
iface->writeNum = iface->readNum = pmsg->len;
@@ -356,6 +361,7 @@ static int bfin_twi_do_master_xfer(struct i2c_adapter *adap,
/* Master enable */
write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
+ (iface->msg_num > 1 ? RSTART : 0) |
((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) |
((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0));
SSYNC();
@@ -520,7 +526,7 @@ int bfin_twi_do_smbus_xfer(struct i2c_adapter *adap, u16 addr,
else
write_MASTER_CTL(iface, 0x1 << 6);
/* Master enable */
- write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN |
+ write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN | RSTART |
((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0));
break;
default:
--
1.7.0.4
^ permalink raw reply related [flat|nested] 2+ messages in thread[parent not found: <1316759153-17608-1-git-send-email-sonic.adi-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>]
* Re: [PATCH] i2c:i2c-bfin-twi: TWI controller fails to restart next transfer in high system load. [not found] ` <1316759153-17608-1-git-send-email-sonic.adi-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org> @ 2011-09-27 2:18 ` Sonic Zhang 0 siblings, 0 replies; 2+ messages in thread From: Sonic Zhang @ 2011-09-27 2:18 UTC (permalink / raw) To: khali-PUYAD+kWke1g9hUCZPvPmw, ben-linux-elnMNo+KYs3YtjvyW6yDsg Cc: linux-i2c-u79uwXL29TY76Z2rM5mHXA, LKML, uclinux-dist-devel-ZG0+EudsQA8dtHy/vicBwGD2FQJk+8+b, Sonic Zhang Ping. Sonic Zhang On Fri, Sep 23, 2011 at 2:25 PM, Sonic Zhang <sonic.adi-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org> wrote: > From: Sonic Zhang <sonic.zhang-OyLXuOCK7orQT0dZR+AlfA@public.gmane.org> > > Current driver was developed based on BF537 0.2 HRM. In high system load, BUFRDERR error > interrupt may be raised if XMTSERV interrupt of last TX byte is not served in time > (set RSTART bit), which breaks restart tranfer as expected. > > "Buffer Read Error (BUFRDERR)" description in Blackfin HRM only applys to BF537 > rev. < 0.3. In later rev. and later announced Blackfin chips, such as BF527 and > BF548, a new TWI master feature "Clock Stretching" is added into the TWI controller, > BUFRDERR interrupt is not triggered after TX FIFO is empty. > > This patch sets RSTART bit at the beginning of the first transfer. The SCL and SDA > is hold till XMTSERV interrupt of last TX byte is served. Restart transfer is not broken > in high system load. > > Reported-by: Lukas Weiss <lukas.weiss-o7FnQhZdtX+ELgA04lAiVw@public.gmane.org> > Signed-off-by: Sonic Zhang <sonic.zhang-OyLXuOCK7orQT0dZR+AlfA@public.gmane.org> > --- > drivers/i2c/busses/i2c-bfin-twi.c | 42 +++++++++++++++++++++--------------- > 1 files changed, 24 insertions(+), 18 deletions(-) > > diff --git a/drivers/i2c/busses/i2c-bfin-twi.c b/drivers/i2c/busses/i2c-bfin-twi.c > index cbc98ae..5887ca4 100644 > --- a/drivers/i2c/busses/i2c-bfin-twi.c > +++ b/drivers/i2c/busses/i2c-bfin-twi.c > @@ -99,7 +99,7 @@ static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface, > */ > else if (iface->cur_mode == TWI_I2C_MODE_COMBINED) > write_MASTER_CTL(iface, > - read_MASTER_CTL(iface) | MDIR | RSTART); > + read_MASTER_CTL(iface) | MDIR); > else if (iface->manual_stop) > write_MASTER_CTL(iface, > read_MASTER_CTL(iface) | STOP); > @@ -107,10 +107,10 @@ static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface, > iface->cur_msg + 1 < iface->msg_num) { > if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD) > write_MASTER_CTL(iface, > - read_MASTER_CTL(iface) | RSTART | MDIR); > + read_MASTER_CTL(iface) | MDIR); > else > write_MASTER_CTL(iface, > - (read_MASTER_CTL(iface) | RSTART) & ~MDIR); > + read_MASTER_CTL(iface) & ~MDIR); > } > } > if (twi_int_status & RCVSERV) { > @@ -130,17 +130,20 @@ static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface, > } > iface->transPtr++; > iface->readNum--; > - } else if (iface->manual_stop) { > - write_MASTER_CTL(iface, > - read_MASTER_CTL(iface) | STOP); > - } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT && > - iface->cur_msg + 1 < iface->msg_num) { > - if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD) > - write_MASTER_CTL(iface, > - read_MASTER_CTL(iface) | RSTART | MDIR); > - else > + } > + if (iface->readNum == 0) { > + if (iface->manual_stop) { > write_MASTER_CTL(iface, > - (read_MASTER_CTL(iface) | RSTART) & ~MDIR); > + read_MASTER_CTL(iface) | STOP); > + } else if (iface->cur_mode == TWI_I2C_MODE_REPEAT && > + iface->cur_msg + 1 < iface->msg_num) { > + if (iface->pmsg[iface->cur_msg + 1].flags & I2C_M_RD) > + write_MASTER_CTL(iface, > + read_MASTER_CTL(iface) | MDIR); > + else > + write_MASTER_CTL(iface, > + read_MASTER_CTL(iface) & ~MDIR); > + } > } > } > if (twi_int_status & MERR) { > @@ -252,9 +255,10 @@ static void bfin_twi_handle_interrupt(struct bfin_twi_iface *iface, > (0xff << 6))); > iface->manual_stop = 1; > } > - /* remove restart bit and enable master receive */ > - write_MASTER_CTL(iface, > - read_MASTER_CTL(iface) & ~RSTART); > + /* remove restart bit before last message */ > + if (iface->cur_msg+1 == iface->msg_num) > + write_MASTER_CTL(iface, > + read_MASTER_CTL(iface) & ~RSTART); > } else { > iface->result = 1; > write_INT_MASK(iface, 0); > @@ -311,7 +315,8 @@ static int bfin_twi_do_master_xfer(struct i2c_adapter *adap, > return -EINVAL; > } > > - iface->cur_mode = TWI_I2C_MODE_REPEAT; > + if (iface->msg_num > 1) > + iface->cur_mode = TWI_I2C_MODE_REPEAT; > iface->manual_stop = 0; > iface->transPtr = pmsg->buf; > iface->writeNum = iface->readNum = pmsg->len; > @@ -356,6 +361,7 @@ static int bfin_twi_do_master_xfer(struct i2c_adapter *adap, > > /* Master enable */ > write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN | > + (iface->msg_num > 1 ? RSTART : 0) | > ((iface->read_write == I2C_SMBUS_READ) ? MDIR : 0) | > ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ > 100) ? FAST : 0)); > SSYNC(); > @@ -520,7 +526,7 @@ int bfin_twi_do_smbus_xfer(struct i2c_adapter *adap, u16 addr, > else > write_MASTER_CTL(iface, 0x1 << 6); > /* Master enable */ > - write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN | > + write_MASTER_CTL(iface, read_MASTER_CTL(iface) | MEN | RSTART | > ((CONFIG_I2C_BLACKFIN_TWI_CLK_KHZ>100) ? FAST : 0)); > break; > default: > -- > 1.7.0.4 > > > -- > To unsubscribe from this list: send the line "unsubscribe linux-kernel" in > the body of a message to majordomo-u79uwXL29TY76Z2rM5mHXA@public.gmane.org > More majordomo info at http://vger.kernel.org/majordomo-info.html > Please read the FAQ at http://www.tux.org/lkml/ > ^ permalink raw reply [flat|nested] 2+ messages in thread
end of thread, other threads:[~2011-09-27 2:18 UTC | newest]
Thread overview: 2+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2011-09-23 6:25 [PATCH] i2c:i2c-bfin-twi: TWI controller fails to restart next transfer in high system load Sonic Zhang
[not found] ` <1316759153-17608-1-git-send-email-sonic.adi-Re5JQEeQqe8AvxtiuMwx3w@public.gmane.org>
2011-09-27 2:18 ` Sonic Zhang
This is a public inbox, see mirroring instructions for how to clone and mirror all data and code used for this inbox