From: Damien Lespiau <damien.lespiau@intel.com>
To: ville.syrjala@linux.intel.com
Cc: intel-gfx@lists.freedesktop.org
Subject: Re: [PATCH 3/3] drm/i915: Unify CHICKEN_PIPESL_1 register definitions
Date: Wed, 5 Mar 2014 14:40:58 +0000 [thread overview]
Message-ID: <20140305144058.GC23022@strange.icx.intel.com> (raw)
In-Reply-To: <1394017547-18234-4-git-send-email-ville.syrjala@linux.intel.com>
On Wed, Mar 05, 2014 at 01:05:47PM +0200, ville.syrjala@linux.intel.com wrote:
> From: Ville Syrjälä <ville.syrjala@linux.intel.com>
>
> We have two names for the same register CHICKEN_PIPESL_1 and
> HSW_PIPE_SLICE_CHICKEN_1. Unify it to just one.
>
> Also rename the FBCQ disable bit to resemble the name we've
> given to a similar bit on earlier platforms.
>
> Signed-off-by: Ville Syrjälä <ville.syrjala@linux.intel.com>
Reviewed-by: Damien Lespiau <damien.lespiau@intel.com>
--
Damien
> ---
> drivers/gpu/drm/i915/i915_reg.h | 10 ++--------
> drivers/gpu/drm/i915/intel_pm.c | 8 ++++----
> 2 files changed, 6 insertions(+), 12 deletions(-)
>
> diff --git a/drivers/gpu/drm/i915/i915_reg.h b/drivers/gpu/drm/i915/i915_reg.h
> index e313035..ad3151a 100644
> --- a/drivers/gpu/drm/i915/i915_reg.h
> +++ b/drivers/gpu/drm/i915/i915_reg.h
> @@ -1126,13 +1126,6 @@
> #define FBC_REND_NUKE (1<<2)
> #define FBC_REND_CACHE_CLEAN (1<<1)
>
> -#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
> -#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
> -#define HSW_BYPASS_FBC_QUEUE (1<<22)
> -#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
> - _HSW_PIPE_SLICE_CHICKEN_1_A, + \
> - _HSW_PIPE_SLICE_CHICKEN_1_B)
> -
> /*
> * GPIO regs
> */
> @@ -4145,7 +4138,8 @@
>
> #define _CHICKEN_PIPESL_1_A 0x420b0
> #define _CHICKEN_PIPESL_1_B 0x420b4
> -#define DPRS_MASK_VBLANK_SRD (1 << 0)
> +#define HSW_FBCQ_DIS (1 << 22)
> +#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
> #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
>
> #define DISP_ARB_CTL 0x45000
> diff --git a/drivers/gpu/drm/i915/intel_pm.c b/drivers/gpu/drm/i915/intel_pm.c
> index 3411ad7..7a693e9 100644
> --- a/drivers/gpu/drm/i915/intel_pm.c
> +++ b/drivers/gpu/drm/i915/intel_pm.c
> @@ -299,9 +299,9 @@ static void gen7_enable_fbc(struct drm_crtc *crtc)
> ILK_FBCQ_DIS);
> } else {
> /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
> - I915_WRITE(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe),
> - I915_READ(HSW_PIPE_SLICE_CHICKEN_1(intel_crtc->pipe)) |
> - HSW_BYPASS_FBC_QUEUE);
> + I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
> + I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
> + HSW_FBCQ_DIS);
> }
>
> I915_WRITE(SNB_DPFC_CTL_SA,
> @@ -4836,7 +4836,7 @@ static void gen8_init_clock_gating(struct drm_device *dev)
> for_each_pipe(i) {
> I915_WRITE(CHICKEN_PIPESL_1(i),
> I915_READ(CHICKEN_PIPESL_1(i)) |
> - DPRS_MASK_VBLANK_SRD);
> + BDW_DPRS_MASK_VBLANK_SRD);
> }
>
> /* Use Force Non-Coherent whenever executing a 3D context. This is a
> --
> 1.8.3.2
>
> _______________________________________________
> Intel-gfx mailing list
> Intel-gfx@lists.freedesktop.org
> http://lists.freedesktop.org/mailman/listinfo/intel-gfx
next prev parent reply other threads:[~2014-03-05 14:41 UTC|newest]
Thread overview: 9+ messages / expand[flat|nested] mbox.gz Atom feed top
2014-03-05 11:05 [PATCH 0/3] drm/i915: Fix BDW sprite colors and a few cleanups ville.syrjala
2014-03-05 11:05 ` [PATCH 1/3] drm/i915: Don't clobber CHICKEN_PIPESL_1 on BDW ville.syrjala
2014-03-05 12:09 ` Damien Lespiau
2014-03-05 11:05 ` [PATCH 2/3] drm/i915: Use RMW to update chicken bits in gen7_enable_fbc() ville.syrjala
2014-03-05 14:31 ` Damien Lespiau
2014-03-21 18:52 ` Ben Widawsky
2014-03-05 11:05 ` [PATCH 3/3] drm/i915: Unify CHICKEN_PIPESL_1 register definitions ville.syrjala
2014-03-05 14:40 ` Damien Lespiau [this message]
2014-03-05 18:39 ` Daniel Vetter
Reply instructions:
You may reply publicly to this message via plain-text email
using any one of the following methods:
* Save the following mbox file, import it into your mail client,
and reply-to-all from there: mbox
Avoid top-posting and favor interleaved quoting:
https://en.wikipedia.org/wiki/Posting_style#Interleaved_style
* Reply using the --to, --cc, and --in-reply-to
switches of git-send-email(1):
git send-email \
--in-reply-to=20140305144058.GC23022@strange.icx.intel.com \
--to=damien.lespiau@intel.com \
--cc=intel-gfx@lists.freedesktop.org \
--cc=ville.syrjala@linux.intel.com \
/path/to/YOUR_REPLY
https://kernel.org/pub/software/scm/git/docs/git-send-email.html
* If your mail client supports setting the In-Reply-To header
via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line
before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox