public inbox for linux-arm-kernel@lists.infradead.org
 help / color / mirror / Atom feed
From: Weiyi Lu <weiyi.lu@mediatek.com>
To: Matthias Brugger <matthias.bgg@gmail.com>,
	Rob Herring <robh@kernel.org>,  Stephen Boyd <sboyd@kernel.org>,
	Nicolas Boichat <drinkcat@chromium.org>
Cc: Weiyi Lu <weiyi.lu@mediatek.com>,
	srv_heupstream@mediatek.com, linux-kernel@vger.kernel.org,
	linux-mediatek@lists.infradead.org, linux-clk@vger.kernel.org,
	linux-arm-kernel@lists.infradead.org
Subject: [PATCH v4 10/34] clk: mediatek: Add configurable enable control to mtk_pll_data
Date: Thu, 22 Oct 2020 20:37:03 +0800	[thread overview]
Message-ID: <1603370247-30437-11-git-send-email-weiyi.lu@mediatek.com> (raw)
In-Reply-To: <1603370247-30437-1-git-send-email-weiyi.lu@mediatek.com>

In all MediaTek PLL design, bit0 of CON0 register is always
the enable bit.
However, there's a special case of usbpll on MT8192.
The enable bit of usbpll is moved to bit2 of other register.
Add configurable en_reg and pll_en_bit for enable control or
default 0 where pll data are static variables.
Hence, CON0_BASE_EN could also be removed.
And there might have another special case on other chips,
the enable bit is still on CON0 register but not at bit0.

Signed-off-by: Weiyi Lu <weiyi.lu@mediatek.com>
---
 drivers/clk/mediatek/clk-mtk.h |  2 ++
 drivers/clk/mediatek/clk-pll.c | 15 ++++++++++-----
 2 files changed, 12 insertions(+), 5 deletions(-)

diff --git a/drivers/clk/mediatek/clk-mtk.h b/drivers/clk/mediatek/clk-mtk.h
index c3d6756..c580663 100644
--- a/drivers/clk/mediatek/clk-mtk.h
+++ b/drivers/clk/mediatek/clk-mtk.h
@@ -233,6 +233,8 @@ struct mtk_pll_data {
 	uint32_t pcw_chg_reg;
 	const struct mtk_pll_div_table *div_table;
 	const char *parent_name;
+	uint32_t en_reg;
+	uint8_t pll_en_bit; /* Assume 0, indicates BIT(0) by default */
 };
 
 void mtk_clk_register_plls(struct device_node *node,
diff --git a/drivers/clk/mediatek/clk-pll.c b/drivers/clk/mediatek/clk-pll.c
index 11ed5d1..7fb001a 100644
--- a/drivers/clk/mediatek/clk-pll.c
+++ b/drivers/clk/mediatek/clk-pll.c
@@ -44,6 +44,7 @@ struct mtk_clk_pll {
 	void __iomem	*tuner_en_addr;
 	void __iomem	*pcw_addr;
 	void __iomem	*pcw_chg_addr;
+	void __iomem	*en_addr;
 	const struct mtk_pll_data *data;
 };
 
@@ -56,7 +57,7 @@ static int mtk_pll_is_prepared(struct clk_hw *hw)
 {
 	struct mtk_clk_pll *pll = to_mtk_clk_pll(hw);
 
-	return (readl(pll->base_addr + REG_CON0) & CON0_BASE_EN) != 0;
+	return (readl(pll->en_addr) & BIT(pll->data->pll_en_bit)) != 0;
 }
 
 static unsigned long __mtk_pll_recalc_rate(struct mtk_clk_pll *pll, u32 fin,
@@ -248,8 +249,8 @@ static int mtk_pll_prepare(struct clk_hw *hw)
 	writel(r, pll->pwr_addr);
 	udelay(1);
 
-	r = readl(pll->base_addr + REG_CON0) | CON0_BASE_EN;
-	writel(r, pll->base_addr + REG_CON0);
+	r = readl(pll->en_addr) | BIT(pll->data->pll_en_bit);
+	writel(r, pll->en_addr);
 
 	div_en_mask = pll->data->en_mask & ~CON0_BASE_EN;
 	if (div_en_mask) {
@@ -290,8 +291,8 @@ static void mtk_pll_unprepare(struct clk_hw *hw)
 		writel(r, pll->base_addr + REG_CON0);
 	}
 
-	r = readl(pll->base_addr + REG_CON0) & ~CON0_BASE_EN;
-	writel(r, pll->base_addr + REG_CON0);
+	r = readl(pll->en_addr) & ~BIT(pll->data->pll_en_bit);
+	writel(r, pll->en_addr);
 
 	r = readl(pll->pwr_addr) | CON0_ISO_EN;
 	writel(r, pll->pwr_addr);
@@ -333,6 +334,10 @@ static struct clk *mtk_clk_register_pll(const struct mtk_pll_data *data,
 		pll->tuner_addr = base + data->tuner_reg;
 	if (data->tuner_en_reg)
 		pll->tuner_en_addr = base + data->tuner_en_reg;
+	if (data->en_reg)
+		pll->en_addr = base + data->en_reg;
+	else
+		pll->en_addr = pll->base_addr + REG_CON0;
 	pll->hw.init = &init;
 	pll->data = data;
 
-- 
1.8.1.1.dirty
_______________________________________________
linux-arm-kernel mailing list
linux-arm-kernel@lists.infradead.org
http://lists.infradead.org/mailman/listinfo/linux-arm-kernel

  parent reply	other threads:[~2020-10-22 12:54 UTC|newest]

Thread overview: 36+ messages / expand[flat|nested]  mbox.gz  Atom feed  top
2020-10-22 12:36 [PATCH v4 00/34] Mediatek MT8192 clock support Weiyi Lu
2020-10-22 12:36 ` [PATCH v4 01/34] dt-bindings: ARM: Mediatek: Add new document bindings of camsys raw controller Weiyi Lu
2020-10-22 12:36 ` [PATCH v4 02/34] dt-bindings: ARM: Mediatek: Add new document bindings of imp i2c wrapper controller Weiyi Lu
2020-10-22 12:36 ` [PATCH v4 03/34] dt-bindings: ARM: Mediatek: Add new document bindings of mdpsys controller Weiyi Lu
2020-10-22 12:36 ` [PATCH v4 04/34] dt-bindings: ARM: Mediatek: Add new document bindings of msdc controller Weiyi Lu
2020-10-22 12:36 ` [PATCH v4 05/34] dt-bindings: ARM: Mediatek: Add new document bindings of scp adsp controller Weiyi Lu
2020-10-22 12:36 ` [PATCH v4 06/34] dt-bindings: ARM: Mediatek: Add new document bindings of vdecsys soc controller Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 07/34] dt-bindings: ARM: Mediatek: Document bindings of MT8192 clock controllers Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 08/34] clk: mediatek: Add dt-bindings of MT8192 clocks Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 09/34] clk: mediatek: Fix asymmetrical PLL enable and disable control Weiyi Lu
2020-10-22 12:37 ` Weiyi Lu [this message]
2020-10-22 12:37 ` [PATCH v4 11/34] clk: mediatek: Add MT8192 basic clocks support Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 12/34] clk: mediatek: Add MT8192 audio clock support Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 13/34] clk: mediatek: Add MT8192 camsys " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 14/34] clk: mediatek: Add MT8192 camsys rawa " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 15/34] clk: mediatek: Add MT8192 camsys rawb " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 16/34] clk: mediatek: Add MT8192 camsys rawc " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 17/34] clk: mediatek: Add MT8192 imgsys " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 18/34] clk: mediatek: Add MT8192 imgsys2 " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 19/34] clk: mediatek: Add MT8192 imp i2c wrapper c " Weiyi Lu
2020-10-24 16:22   ` Yingjoe Chen
2020-10-22 12:37 ` [PATCH v4 20/34] clk: mediatek: Add MT8192 imp i2c wrapper e " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 21/34] clk: mediatek: Add MT8192 imp i2c wrapper n " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 22/34] clk: mediatek: Add MT8192 imp i2c wrapper s " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 23/34] clk: mediatek: Add MT8192 imp i2c wrapper w " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 24/34] clk: mediatek: Add MT8192 imp i2c wrapper ws " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 25/34] clk: mediatek: Add MT8192 ipesys " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 26/34] clk: mediatek: Add MT8192 mdpsys " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 27/34] clk: mediatek: Add MT8192 mfgcfg " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 28/34] clk: mediatek: Add MT8192 mmsys " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 29/34] clk: mediatek: Add MT8192 msdc top " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 30/34] clk: mediatek: Add MT8192 msdc " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 31/34] clk: mediatek: Add MT8192 scp adsp " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 32/34] clk: mediatek: Add MT8192 vdecsys " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 33/34] clk: mediatek: Add MT8192 vdecsys soc " Weiyi Lu
2020-10-22 12:37 ` [PATCH v4 34/34] clk: mediatek: Add MT8192 vencsys " Weiyi Lu

Reply instructions:

You may reply publicly to this message via plain-text email
using any one of the following methods:

* Save the following mbox file, import it into your mail client,
  and reply-to-all from there: mbox

  Avoid top-posting and favor interleaved quoting:
  https://en.wikipedia.org/wiki/Posting_style#Interleaved_style

* Reply using the --to, --cc, and --in-reply-to
  switches of git-send-email(1):

  git send-email \
    --in-reply-to=1603370247-30437-11-git-send-email-weiyi.lu@mediatek.com \
    --to=weiyi.lu@mediatek.com \
    --cc=drinkcat@chromium.org \
    --cc=linux-arm-kernel@lists.infradead.org \
    --cc=linux-clk@vger.kernel.org \
    --cc=linux-kernel@vger.kernel.org \
    --cc=linux-mediatek@lists.infradead.org \
    --cc=matthias.bgg@gmail.com \
    --cc=robh@kernel.org \
    --cc=sboyd@kernel.org \
    --cc=srv_heupstream@mediatek.com \
    /path/to/YOUR_REPLY

  https://kernel.org/pub/software/scm/git/docs/git-send-email.html

* If your mail client supports setting the In-Reply-To header
  via mailto: links, try the mailto: link
Be sure your reply has a Subject: header at the top and a blank line before the message body.
This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox