public inbox for linux-clk@vger.kernel.org
 help / color / mirror / Atom feed
* [RESEND PATCH] clk: socfpga: clk-pll: Optimize local variables
@ 2025-02-19 10:42 Thorsten Blum
  2025-02-19 12:42 ` Dinh Nguyen
  0 siblings, 1 reply; 5+ messages in thread
From: Thorsten Blum @ 2025-02-19 10:42 UTC (permalink / raw)
  To: Dinh Nguyen, Michael Turquette, Stephen Boyd
  Cc: Thorsten Blum, Krzysztof Kozlowski, linux-clk, linux-kernel

Since readl() returns a u32, the local variables reg and bypass can also
have the data type u32. Furthermore, divf and divq are derived from reg
and can also be a u32.

Since do_div() casts the divisor to u32 anyway, changing the data type
of divq to u32 removes the following Coccinelle/coccicheck warning
reported by do_div.cocci:

  WARNING: do_div() does a 64-by-32 division, please consider using div64_ul instead

Compile-tested only.

Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
Signed-off-by: Thorsten Blum <thorsten.blum@linux.dev>
---
 drivers/clk/socfpga/clk-pll.c | 4 ++--
 1 file changed, 2 insertions(+), 2 deletions(-)

diff --git a/drivers/clk/socfpga/clk-pll.c b/drivers/clk/socfpga/clk-pll.c
index 9dcc1b2d2cc0..03a96139a576 100644
--- a/drivers/clk/socfpga/clk-pll.c
+++ b/drivers/clk/socfpga/clk-pll.c
@@ -39,9 +39,9 @@ static unsigned long clk_pll_recalc_rate(struct clk_hw *hwclk,
 					 unsigned long parent_rate)
 {
 	struct socfpga_pll *socfpgaclk = to_socfpga_clk(hwclk);
-	unsigned long divf, divq, reg;
+	u32 divf, divq, reg;
 	unsigned long long vco_freq;
-	unsigned long bypass;
+	u32 bypass;
 
 	reg = readl(socfpgaclk->hw.reg);
 	bypass = readl(clk_mgr_base_addr + CLKMGR_BYPASS);
-- 
2.48.1


^ permalink raw reply related	[flat|nested] 5+ messages in thread

* Re: [RESEND PATCH] clk: socfpga: clk-pll: Optimize local variables
  2025-02-19 10:42 [RESEND PATCH] clk: socfpga: clk-pll: Optimize local variables Thorsten Blum
@ 2025-02-19 12:42 ` Dinh Nguyen
  2025-04-08 17:45   ` Thorsten Blum
  0 siblings, 1 reply; 5+ messages in thread
From: Dinh Nguyen @ 2025-02-19 12:42 UTC (permalink / raw)
  To: Thorsten Blum, Michael Turquette, Stephen Boyd
  Cc: Krzysztof Kozlowski, linux-clk, linux-kernel

On 2/19/25 04:42, Thorsten Blum wrote:
> Since readl() returns a u32, the local variables reg and bypass can also
> have the data type u32. Furthermore, divf and divq are derived from reg
> and can also be a u32.
> 
> Since do_div() casts the divisor to u32 anyway, changing the data type
> of divq to u32 removes the following Coccinelle/coccicheck warning
> reported by do_div.cocci:
> 
>    WARNING: do_div() does a 64-by-32 division, please consider using div64_ul instead
> 
> Compile-tested only.
> 
> Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
> Signed-off-by: Thorsten Blum <thorsten.blum@linux.dev>
> ---
>   drivers/clk/socfpga/clk-pll.c | 4 ++--

Applied!

Thanks,
Dinh


^ permalink raw reply	[flat|nested] 5+ messages in thread

* Re: [RESEND PATCH] clk: socfpga: clk-pll: Optimize local variables
  2025-02-19 12:42 ` Dinh Nguyen
@ 2025-04-08 17:45   ` Thorsten Blum
  2025-04-22 12:22     ` Thorsten Blum
  0 siblings, 1 reply; 5+ messages in thread
From: Thorsten Blum @ 2025-04-08 17:45 UTC (permalink / raw)
  To: Dinh Nguyen
  Cc: Michael Turquette, Stephen Boyd, Krzysztof Kozlowski, linux-clk,
	linux-kernel

Hi Dinh,

On 19. Feb 2025, at 13:42, Dinh Nguyen wrote:
> On 2/19/25 04:42, Thorsten Blum wrote:
>> Since readl() returns a u32, the local variables reg and bypass can also
>> have the data type u32. Furthermore, divf and divq are derived from reg
>> and can also be a u32.
>> Since do_div() casts the divisor to u32 anyway, changing the data type
>> of divq to u32 removes the following Coccinelle/coccicheck warning
>> reported by do_div.cocci:
>>  WARNING: do_div() does a 64-by-32 division, please consider using div64_ul instead
>> Compile-tested only.
>> Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
>> Signed-off-by: Thorsten Blum <thorsten.blum@linux.dev>
>> ---
>> drivers/clk/socfpga/clk-pll.c | 4 ++--
> 
> Applied!

Did this patch and [*] get lost somehow?

They aren't in -next and also didn't make it into the last merge window.

Thanks,
Thorsten

[*] https://lore.kernel.org/lkml/20250219104435.1525-2-thorsten.blum@linux.dev/


^ permalink raw reply	[flat|nested] 5+ messages in thread

* Re: [RESEND PATCH] clk: socfpga: clk-pll: Optimize local variables
  2025-04-08 17:45   ` Thorsten Blum
@ 2025-04-22 12:22     ` Thorsten Blum
  2025-04-24 22:33       ` Dinh Nguyen
  0 siblings, 1 reply; 5+ messages in thread
From: Thorsten Blum @ 2025-04-22 12:22 UTC (permalink / raw)
  To: Dinh Nguyen
  Cc: Michael Turquette, Stephen Boyd, Krzysztof Kozlowski, linux-clk,
	linux-kernel

On 8. Apr 2025, at 19:45, Thorsten Blum wrote:
> On 19. Feb 2025, at 13:42, Dinh Nguyen wrote:
>> On 2/19/25 04:42, Thorsten Blum wrote:
>>> Since readl() returns a u32, the local variables reg and bypass can also
>>> have the data type u32. Furthermore, divf and divq are derived from reg
>>> and can also be a u32.
>>> Since do_div() casts the divisor to u32 anyway, changing the data type
>>> of divq to u32 removes the following Coccinelle/coccicheck warning
>>> reported by do_div.cocci:
>>> WARNING: do_div() does a 64-by-32 division, please consider using div64_ul instead
>>> Compile-tested only.
>>> Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
>>> Signed-off-by: Thorsten Blum <thorsten.blum@linux.dev>
>>> ---
>>> drivers/clk/socfpga/clk-pll.c | 4 ++--
>> 
>> Applied!
> 
> Did this patch and [*] get lost somehow?
> 
> They aren't in -next and also didn't make it into the last merge window.

Does anybody else know what happened or where I could find them?

Thanks,
Thorsten

> [*] https://lore.kernel.org/lkml/20250219104435.1525-2-thorsten.blum@linux.dev/


^ permalink raw reply	[flat|nested] 5+ messages in thread

* Re: [RESEND PATCH] clk: socfpga: clk-pll: Optimize local variables
  2025-04-22 12:22     ` Thorsten Blum
@ 2025-04-24 22:33       ` Dinh Nguyen
  0 siblings, 0 replies; 5+ messages in thread
From: Dinh Nguyen @ 2025-04-24 22:33 UTC (permalink / raw)
  To: Thorsten Blum
  Cc: Michael Turquette, Stephen Boyd, Krzysztof Kozlowski, linux-clk,
	linux-kernel

On 4/22/25 07:22, Thorsten Blum wrote:
> On 8. Apr 2025, at 19:45, Thorsten Blum wrote:
>> On 19. Feb 2025, at 13:42, Dinh Nguyen wrote:
>>> On 2/19/25 04:42, Thorsten Blum wrote:
>>>> Since readl() returns a u32, the local variables reg and bypass can also
>>>> have the data type u32. Furthermore, divf and divq are derived from reg
>>>> and can also be a u32.
>>>> Since do_div() casts the divisor to u32 anyway, changing the data type
>>>> of divq to u32 removes the following Coccinelle/coccicheck warning
>>>> reported by do_div.cocci:
>>>> WARNING: do_div() does a 64-by-32 division, please consider using div64_ul instead
>>>> Compile-tested only.
>>>> Reviewed-by: Krzysztof Kozlowski <krzysztof.kozlowski@linaro.org>
>>>> Signed-off-by: Thorsten Blum <thorsten.blum@linux.dev>
>>>> ---
>>>> drivers/clk/socfpga/clk-pll.c | 4 ++--
>>>
>>> Applied!
>>
>> Did this patch and [*] get lost somehow?
>>
>> They aren't in -next and also didn't make it into the last merge window.
> 
> Does anybody else know what happened or where I could find them?
> 

This is my bad. I missed the merge window for the PR. I'll resend it 
this time.

Dinh


^ permalink raw reply	[flat|nested] 5+ messages in thread

end of thread, other threads:[~2025-04-24 22:33 UTC | newest]

Thread overview: 5+ messages (download: mbox.gz follow: Atom feed
-- links below jump to the message on this page --
2025-02-19 10:42 [RESEND PATCH] clk: socfpga: clk-pll: Optimize local variables Thorsten Blum
2025-02-19 12:42 ` Dinh Nguyen
2025-04-08 17:45   ` Thorsten Blum
2025-04-22 12:22     ` Thorsten Blum
2025-04-24 22:33       ` Dinh Nguyen

This is a public inbox, see mirroring instructions
for how to clone and mirror all data and code used for this inbox