* [PATCH v2 1/4] drm/i915/psr: Repeat Selective Update area alignment
2026-03-03 12:54 [PATCH v2 0/4] PSR/PR Selective Fetch Early Transport fixes Jouni Högander
@ 2026-03-03 12:54 ` Jouni Högander
2026-03-04 7:44 ` Nautiyal, Ankit K
2026-03-03 12:54 ` [PATCH v2 2/4] drm/i915/dsc: Add Selective Update register definitions Jouni Högander
` (6 subsequent siblings)
7 siblings, 1 reply; 16+ messages in thread
From: Jouni Högander @ 2026-03-03 12:54 UTC (permalink / raw)
To: intel-gfx, intel-xe; +Cc: Jouni Högander, stable
Currently we are aligning Selective Update area to cover cursor fully if
needed only once. It may happen that cursor is in Selective Update area
after pipe alignment and after that covering cursor plane only
partially. Fix this by looping alignment as long as alignment isn't needed
anymore.
v2:
- do not unecessarily loop if cursor was already fully covered
- rename aligned as su_area_changed
Fixes: 1bff93b8bc27 ("drm/i915/psr: Extend SU area to cover cursor fully if needed")
Cc: <stable@vger.kernel.org> # v6.9+
Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
---
drivers/gpu/drm/i915/display/intel_psr.c | 50 ++++++++++++++++++------
1 file changed, 38 insertions(+), 12 deletions(-)
diff --git a/drivers/gpu/drm/i915/display/intel_psr.c b/drivers/gpu/drm/i915/display/intel_psr.c
index 5bea2eda744b..7b197e84e77d 100644
--- a/drivers/gpu/drm/i915/display/intel_psr.c
+++ b/drivers/gpu/drm/i915/display/intel_psr.c
@@ -2688,11 +2688,12 @@ static void clip_area_update(struct drm_rect *overlap_damage_area,
overlap_damage_area->y2 = damage_area->y2;
}
-static void intel_psr2_sel_fetch_pipe_alignment(struct intel_crtc_state *crtc_state)
+static bool intel_psr2_sel_fetch_pipe_alignment(struct intel_crtc_state *crtc_state)
{
struct intel_display *display = to_intel_display(crtc_state);
const struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
u16 y_alignment;
+ bool su_area_changed = false;
/* ADLP aligns the SU region to vdsc slice height in case dsc is enabled */
if (crtc_state->dsc.compression_enable &&
@@ -2701,10 +2702,18 @@ static void intel_psr2_sel_fetch_pipe_alignment(struct intel_crtc_state *crtc_st
else
y_alignment = crtc_state->su_y_granularity;
- crtc_state->psr2_su_area.y1 -= crtc_state->psr2_su_area.y1 % y_alignment;
- if (crtc_state->psr2_su_area.y2 % y_alignment)
+ if (crtc_state->psr2_su_area.y1 % y_alignment) {
+ crtc_state->psr2_su_area.y1 -= crtc_state->psr2_su_area.y1 % y_alignment;
+ su_area_changed = true;
+ }
+
+ if (crtc_state->psr2_su_area.y2 % y_alignment) {
crtc_state->psr2_su_area.y2 = ((crtc_state->psr2_su_area.y2 /
y_alignment) + 1) * y_alignment;
+ su_area_changed = true;
+ }
+
+ return su_area_changed;
}
/*
@@ -2838,7 +2847,7 @@ int intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
struct intel_crtc_state *crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
struct intel_plane_state *new_plane_state, *old_plane_state;
struct intel_plane *plane;
- bool full_update = false, cursor_in_su_area = false;
+ bool full_update = false, su_area_changed;
int i, ret;
if (!crtc_state->enable_psr2_sel_fetch)
@@ -2945,15 +2954,32 @@ int intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
if (ret)
return ret;
- /*
- * Adjust su area to cover cursor fully as necessary (early
- * transport). This needs to be done after
- * drm_atomic_add_affected_planes to ensure visible cursor is added into
- * affected planes even when cursor is not updated by itself.
- */
- intel_psr2_sel_fetch_et_alignment(state, crtc, &cursor_in_su_area);
+ do {
+ bool cursor_in_su_area;
- intel_psr2_sel_fetch_pipe_alignment(crtc_state);
+ /*
+ * Adjust su area to cover cursor fully as necessary
+ * (early transport). This needs to be done after
+ * drm_atomic_add_affected_planes to ensure visible
+ * cursor is added into affected planes even when
+ * cursor is not updated by itself.
+ */
+ intel_psr2_sel_fetch_et_alignment(state, crtc, &cursor_in_su_area);
+
+ su_area_changed = intel_psr2_sel_fetch_pipe_alignment(crtc_state);
+
+ /*
+ * If the cursor was outside the SU area before
+ * alignment, the alignment step (which only expands
+ * SU) may pull the cursor partially inside, so we
+ * must run ET alignment again to fully cover it. But
+ * if the cursor was already fully inside before
+ * alignment, expanding the SU area won't change that,
+ * so no further work is needed.
+ */
+ if (cursor_in_su_area)
+ break;
+ } while (su_area_changed);
/*
* Now that we have the pipe damaged area check if it intersect with
--
2.43.0
^ permalink raw reply related [flat|nested] 16+ messages in thread* Re: [PATCH v2 1/4] drm/i915/psr: Repeat Selective Update area alignment
2026-03-03 12:54 ` [PATCH v2 1/4] drm/i915/psr: Repeat Selective Update area alignment Jouni Högander
@ 2026-03-04 7:44 ` Nautiyal, Ankit K
0 siblings, 0 replies; 16+ messages in thread
From: Nautiyal, Ankit K @ 2026-03-04 7:44 UTC (permalink / raw)
To: Jouni Högander, intel-gfx, intel-xe; +Cc: stable
On 3/3/2026 6:24 PM, Jouni Högander wrote:
> Currently we are aligning Selective Update area to cover cursor fully if
> needed only once. It may happen that cursor is in Selective Update area
> after pipe alignment and after that covering cursor plane only
> partially. Fix this by looping alignment as long as alignment isn't needed
> anymore.
>
> v2:
> - do not unecessarily loop if cursor was already fully covered
> - rename aligned as su_area_changed
>
> Fixes: 1bff93b8bc27 ("drm/i915/psr: Extend SU area to cover cursor fully if needed")
> Cc: <stable@vger.kernel.org> # v6.9+
> Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
Reviewed-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
> drivers/gpu/drm/i915/display/intel_psr.c | 50 ++++++++++++++++++------
> 1 file changed, 38 insertions(+), 12 deletions(-)
>
> diff --git a/drivers/gpu/drm/i915/display/intel_psr.c b/drivers/gpu/drm/i915/display/intel_psr.c
> index 5bea2eda744b..7b197e84e77d 100644
> --- a/drivers/gpu/drm/i915/display/intel_psr.c
> +++ b/drivers/gpu/drm/i915/display/intel_psr.c
> @@ -2688,11 +2688,12 @@ static void clip_area_update(struct drm_rect *overlap_damage_area,
> overlap_damage_area->y2 = damage_area->y2;
> }
>
> -static void intel_psr2_sel_fetch_pipe_alignment(struct intel_crtc_state *crtc_state)
> +static bool intel_psr2_sel_fetch_pipe_alignment(struct intel_crtc_state *crtc_state)
> {
> struct intel_display *display = to_intel_display(crtc_state);
> const struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
> u16 y_alignment;
> + bool su_area_changed = false;
>
> /* ADLP aligns the SU region to vdsc slice height in case dsc is enabled */
> if (crtc_state->dsc.compression_enable &&
> @@ -2701,10 +2702,18 @@ static void intel_psr2_sel_fetch_pipe_alignment(struct intel_crtc_state *crtc_st
> else
> y_alignment = crtc_state->su_y_granularity;
>
> - crtc_state->psr2_su_area.y1 -= crtc_state->psr2_su_area.y1 % y_alignment;
> - if (crtc_state->psr2_su_area.y2 % y_alignment)
> + if (crtc_state->psr2_su_area.y1 % y_alignment) {
> + crtc_state->psr2_su_area.y1 -= crtc_state->psr2_su_area.y1 % y_alignment;
> + su_area_changed = true;
> + }
> +
> + if (crtc_state->psr2_su_area.y2 % y_alignment) {
> crtc_state->psr2_su_area.y2 = ((crtc_state->psr2_su_area.y2 /
> y_alignment) + 1) * y_alignment;
> + su_area_changed = true;
> + }
> +
> + return su_area_changed;
> }
>
> /*
> @@ -2838,7 +2847,7 @@ int intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
> struct intel_crtc_state *crtc_state = intel_atomic_get_new_crtc_state(state, crtc);
> struct intel_plane_state *new_plane_state, *old_plane_state;
> struct intel_plane *plane;
> - bool full_update = false, cursor_in_su_area = false;
> + bool full_update = false, su_area_changed;
> int i, ret;
>
> if (!crtc_state->enable_psr2_sel_fetch)
> @@ -2945,15 +2954,32 @@ int intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
> if (ret)
> return ret;
>
> - /*
> - * Adjust su area to cover cursor fully as necessary (early
> - * transport). This needs to be done after
> - * drm_atomic_add_affected_planes to ensure visible cursor is added into
> - * affected planes even when cursor is not updated by itself.
> - */
> - intel_psr2_sel_fetch_et_alignment(state, crtc, &cursor_in_su_area);
> + do {
> + bool cursor_in_su_area;
>
> - intel_psr2_sel_fetch_pipe_alignment(crtc_state);
> + /*
> + * Adjust su area to cover cursor fully as necessary
> + * (early transport). This needs to be done after
> + * drm_atomic_add_affected_planes to ensure visible
> + * cursor is added into affected planes even when
> + * cursor is not updated by itself.
> + */
> + intel_psr2_sel_fetch_et_alignment(state, crtc, &cursor_in_su_area);
> +
> + su_area_changed = intel_psr2_sel_fetch_pipe_alignment(crtc_state);
> +
> + /*
> + * If the cursor was outside the SU area before
> + * alignment, the alignment step (which only expands
> + * SU) may pull the cursor partially inside, so we
> + * must run ET alignment again to fully cover it. But
> + * if the cursor was already fully inside before
> + * alignment, expanding the SU area won't change that,
> + * so no further work is needed.
> + */
> + if (cursor_in_su_area)
> + break;
> + } while (su_area_changed);
>
> /*
> * Now that we have the pipe damaged area check if it intersect with
^ permalink raw reply [flat|nested] 16+ messages in thread
* [PATCH v2 2/4] drm/i915/dsc: Add Selective Update register definitions
2026-03-03 12:54 [PATCH v2 0/4] PSR/PR Selective Fetch Early Transport fixes Jouni Högander
2026-03-03 12:54 ` [PATCH v2 1/4] drm/i915/psr: Repeat Selective Update area alignment Jouni Högander
@ 2026-03-03 12:54 ` Jouni Högander
2026-03-04 7:56 ` Nautiyal, Ankit K
2026-03-03 12:54 ` [PATCH v2 3/4] drm/i915/dsc: Add helper for writing DSC Selective Update ET parameters Jouni Högander
` (5 subsequent siblings)
7 siblings, 1 reply; 16+ messages in thread
From: Jouni Högander @ 2026-03-03 12:54 UTC (permalink / raw)
To: intel-gfx, intel-xe; +Cc: Jouni Högander
Add definitions for DSC_SU_PARAMETER_SET_0_DSC0 and
DSC_SU_PARAMETER_SET_0_DSC1 registers. These are for Selective Update Early
Transport configuration.
Bspec: 71709
Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
---
drivers/gpu/drm/i915/display/intel_vdsc_regs.h | 12 ++++++++++++
1 file changed, 12 insertions(+)
diff --git a/drivers/gpu/drm/i915/display/intel_vdsc_regs.h b/drivers/gpu/drm/i915/display/intel_vdsc_regs.h
index 2d478a84b07c..2b2e3c1b8138 100644
--- a/drivers/gpu/drm/i915/display/intel_vdsc_regs.h
+++ b/drivers/gpu/drm/i915/display/intel_vdsc_regs.h
@@ -196,6 +196,18 @@
#define DSC_PPS18_NSL_BPG_OFFSET(offset) REG_FIELD_PREP(DSC_PPS18_NSL_BPG_OFFSET_MASK, offset)
#define DSC_PPS18_SL_OFFSET_ADJ(offset) REG_FIELD_PREP(DSC_PPS18_SL_OFFSET_ADJ_MASK, offset)
+#define _LNL_DSC0_SU_PARAMETER_SET_0_PA 0x78064
+#define _LNL_DSC1_SU_PARAMETER_SET_0_PA 0x78164
+#define _LNL_DSC0_SU_PARAMETER_SET_0_PB 0x78264
+#define _LNL_DSC1_SU_PARAMETER_SET_0_PB 0x78364
+#define LNL_DSC0_SU_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe), _LNL_DSC0_SU_PARAMETER_SET_0_PA, _LNL_DSC0_SU_PARAMETER_SET_0_PB)
+#define LNL_DSC1_SU_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe), _LNL_DSC1_SU_PARAMETER_SET_0_PA, _LNL_DSC1_SU_PARAMETER_SET_0_PB)
+
+#define DSC_SUPS0_SU_SLICE_ROW_PER_FRAME_MASK REG_GENMASK(31, 20)
+#define DSC_SUPS0_SU_SLICE_ROW_PER_FRAME(rows) REG_FIELD_PREP(DSC_SUPS0_SU_SLICE_ROW_PER_FRAME_MASK, (rows))
+#define DSC_SUPS0_SU_PIC_HEIGHT_MASK REG_GENMASK(15, 0)
+#define DSC_SUPS0_SU_PIC_HEIGHT(h) REG_FIELD_PREP(DSC_SUPS0_SU_PIC_HEIGHT_MASK, (h))
+
/* Icelake Rate Control Buffer Threshold Registers */
#define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
#define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
--
2.43.0
^ permalink raw reply related [flat|nested] 16+ messages in thread* Re: [PATCH v2 2/4] drm/i915/dsc: Add Selective Update register definitions
2026-03-03 12:54 ` [PATCH v2 2/4] drm/i915/dsc: Add Selective Update register definitions Jouni Högander
@ 2026-03-04 7:56 ` Nautiyal, Ankit K
0 siblings, 0 replies; 16+ messages in thread
From: Nautiyal, Ankit K @ 2026-03-04 7:56 UTC (permalink / raw)
To: Jouni Högander, intel-gfx, intel-xe
On 3/3/2026 6:24 PM, Jouni Högander wrote:
> Add definitions for DSC_SU_PARAMETER_SET_0_DSC0 and
> DSC_SU_PARAMETER_SET_0_DSC1 registers. These are for Selective Update Early
> Transport configuration.
>
> Bspec: 71709
> Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
Reviewed-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
> drivers/gpu/drm/i915/display/intel_vdsc_regs.h | 12 ++++++++++++
> 1 file changed, 12 insertions(+)
>
> diff --git a/drivers/gpu/drm/i915/display/intel_vdsc_regs.h b/drivers/gpu/drm/i915/display/intel_vdsc_regs.h
> index 2d478a84b07c..2b2e3c1b8138 100644
> --- a/drivers/gpu/drm/i915/display/intel_vdsc_regs.h
> +++ b/drivers/gpu/drm/i915/display/intel_vdsc_regs.h
> @@ -196,6 +196,18 @@
> #define DSC_PPS18_NSL_BPG_OFFSET(offset) REG_FIELD_PREP(DSC_PPS18_NSL_BPG_OFFSET_MASK, offset)
> #define DSC_PPS18_SL_OFFSET_ADJ(offset) REG_FIELD_PREP(DSC_PPS18_SL_OFFSET_ADJ_MASK, offset)
>
> +#define _LNL_DSC0_SU_PARAMETER_SET_0_PA 0x78064
> +#define _LNL_DSC1_SU_PARAMETER_SET_0_PA 0x78164
> +#define _LNL_DSC0_SU_PARAMETER_SET_0_PB 0x78264
> +#define _LNL_DSC1_SU_PARAMETER_SET_0_PB 0x78364
> +#define LNL_DSC0_SU_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe), _LNL_DSC0_SU_PARAMETER_SET_0_PA, _LNL_DSC0_SU_PARAMETER_SET_0_PB)
> +#define LNL_DSC1_SU_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe), _LNL_DSC1_SU_PARAMETER_SET_0_PA, _LNL_DSC1_SU_PARAMETER_SET_0_PB)
> +
> +#define DSC_SUPS0_SU_SLICE_ROW_PER_FRAME_MASK REG_GENMASK(31, 20)
> +#define DSC_SUPS0_SU_SLICE_ROW_PER_FRAME(rows) REG_FIELD_PREP(DSC_SUPS0_SU_SLICE_ROW_PER_FRAME_MASK, (rows))
> +#define DSC_SUPS0_SU_PIC_HEIGHT_MASK REG_GENMASK(15, 0)
> +#define DSC_SUPS0_SU_PIC_HEIGHT(h) REG_FIELD_PREP(DSC_SUPS0_SU_PIC_HEIGHT_MASK, (h))
> +
> /* Icelake Rate Control Buffer Threshold Registers */
> #define DSCA_RC_BUF_THRESH_0 _MMIO(0x6B230)
> #define DSCA_RC_BUF_THRESH_0_UDW _MMIO(0x6B230 + 4)
^ permalink raw reply [flat|nested] 16+ messages in thread
* [PATCH v2 3/4] drm/i915/dsc: Add helper for writing DSC Selective Update ET parameters
2026-03-03 12:54 [PATCH v2 0/4] PSR/PR Selective Fetch Early Transport fixes Jouni Högander
2026-03-03 12:54 ` [PATCH v2 1/4] drm/i915/psr: Repeat Selective Update area alignment Jouni Högander
2026-03-03 12:54 ` [PATCH v2 2/4] drm/i915/dsc: Add Selective Update register definitions Jouni Högander
@ 2026-03-03 12:54 ` Jouni Högander
2026-03-04 8:36 ` Nautiyal, Ankit K
2026-03-03 12:54 ` [PATCH v2 4/4] drm/i915/psr: Write DSC parameters on Selective Update in ET mode Jouni Högander
` (4 subsequent siblings)
7 siblings, 1 reply; 16+ messages in thread
From: Jouni Högander @ 2026-03-03 12:54 UTC (permalink / raw)
To: intel-gfx, intel-xe; +Cc: Jouni Högander
There are slice row per frame and pic height configuration in DSC Selective
Update Parameter Set 1 register. Add helper for configuring these.
Bspec: 71709
Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
---
drivers/gpu/drm/i915/display/intel_vdsc.c | 22 ++++++++++++++++++++++
drivers/gpu/drm/i915/display/intel_vdsc.h | 3 +++
2 files changed, 25 insertions(+)
diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.c b/drivers/gpu/drm/i915/display/intel_vdsc.c
index 7e53201b3cb1..ae3af3c2e41a 100644
--- a/drivers/gpu/drm/i915/display/intel_vdsc.c
+++ b/drivers/gpu/drm/i915/display/intel_vdsc.c
@@ -820,6 +820,28 @@ void intel_dsc_dp_pps_write(struct intel_encoder *encoder,
sizeof(dp_dsc_pps_sdp));
}
+void intel_dsc_su_et_parameters_configure(struct intel_dsb *dsb, struct intel_encoder *encoder,
+ const struct intel_crtc_state *crtc_state, int su_lines)
+{
+ struct intel_display *display = to_intel_display(crtc_state);
+ struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
+ const struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
+ enum pipe pipe = crtc->pipe;
+ int vdsc_instances_per_pipe = intel_dsc_get_vdsc_per_pipe(crtc_state);
+ int slice_row_per_frame = su_lines / vdsc_cfg->slice_height;
+ u32 val;
+
+ drm_WARN_ON_ONCE(display->drm, su_lines % vdsc_cfg->slice_height);
+
+ val = DSC_SUPS0_SU_SLICE_ROW_PER_FRAME(slice_row_per_frame);
+ val |= DSC_SUPS0_SU_PIC_HEIGHT(su_lines);
+
+ intel_de_write_dsb(display, dsb, LNL_DSC0_SU_PARAMETER_SET_0(pipe), val);
+
+ if (vdsc_instances_per_pipe > 1)
+ intel_de_write_dsb(display, dsb, LNL_DSC1_SU_PARAMETER_SET_0(pipe), val);
+}
+
static i915_reg_t dss_ctl1_reg(struct intel_crtc *crtc, enum transcoder cpu_transcoder)
{
return is_pipe_dsc(crtc, cpu_transcoder) ?
diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.h b/drivers/gpu/drm/i915/display/intel_vdsc.h
index f4d5b37293cf..3372f8694054 100644
--- a/drivers/gpu/drm/i915/display/intel_vdsc.h
+++ b/drivers/gpu/drm/i915/display/intel_vdsc.h
@@ -14,6 +14,7 @@ enum transcoder;
struct intel_crtc;
struct intel_crtc_state;
struct intel_display;
+struct intel_dsb;
struct intel_dsc_slice_config;
struct intel_encoder;
@@ -37,6 +38,8 @@ void intel_dsc_dsi_pps_write(struct intel_encoder *encoder,
const struct intel_crtc_state *crtc_state);
void intel_dsc_dp_pps_write(struct intel_encoder *encoder,
const struct intel_crtc_state *crtc_state);
+void intel_dsc_su_et_parameters_configure(struct intel_dsb *dsb, struct intel_encoder *encoder,
+ const struct intel_crtc_state *crtc_state, int su_lines);
void intel_vdsc_state_dump(struct drm_printer *p, int indent,
const struct intel_crtc_state *crtc_state);
int intel_vdsc_min_cdclk(const struct intel_crtc_state *crtc_state);
--
2.43.0
^ permalink raw reply related [flat|nested] 16+ messages in thread* Re: [PATCH v2 3/4] drm/i915/dsc: Add helper for writing DSC Selective Update ET parameters
2026-03-03 12:54 ` [PATCH v2 3/4] drm/i915/dsc: Add helper for writing DSC Selective Update ET parameters Jouni Högander
@ 2026-03-04 8:36 ` Nautiyal, Ankit K
2026-03-04 9:13 ` Hogander, Jouni
0 siblings, 1 reply; 16+ messages in thread
From: Nautiyal, Ankit K @ 2026-03-04 8:36 UTC (permalink / raw)
To: Jouni Högander, intel-gfx, intel-xe
On 3/3/2026 6:24 PM, Jouni Högander wrote:
> There are slice row per frame and pic height configuration in DSC Selective
> Update Parameter Set 1 register. Add helper for configuring these.
>
> Bspec: 71709
> Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
> ---
> drivers/gpu/drm/i915/display/intel_vdsc.c | 22 ++++++++++++++++++++++
> drivers/gpu/drm/i915/display/intel_vdsc.h | 3 +++
> 2 files changed, 25 insertions(+)
>
> diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.c b/drivers/gpu/drm/i915/display/intel_vdsc.c
> index 7e53201b3cb1..ae3af3c2e41a 100644
> --- a/drivers/gpu/drm/i915/display/intel_vdsc.c
> +++ b/drivers/gpu/drm/i915/display/intel_vdsc.c
> @@ -820,6 +820,28 @@ void intel_dsc_dp_pps_write(struct intel_encoder *encoder,
> sizeof(dp_dsc_pps_sdp));
> }
>
> +void intel_dsc_su_et_parameters_configure(struct intel_dsb *dsb, struct intel_encoder *encoder,
> + const struct intel_crtc_state *crtc_state, int su_lines)
> +{
> + struct intel_display *display = to_intel_display(crtc_state);
> + struct intel_crtc *crtc = to_intel_crtc(crtc_state->uapi.crtc);
> + const struct drm_dsc_config *vdsc_cfg = &crtc_state->dsc.config;
> + enum pipe pipe = crtc->pipe;
> + int vdsc_instances_per_pipe = intel_dsc_get_vdsc_per_pipe(crtc_state);
> + int slice_row_per_frame = su_lines / vdsc_cfg->slice_height;
> + u32 val;
> +
> + drm_WARN_ON_ONCE(display->drm, su_lines % vdsc_cfg->slice_height);
> +
> + val = DSC_SUPS0_SU_SLICE_ROW_PER_FRAME(slice_row_per_frame);
> + val |= DSC_SUPS0_SU_PIC_HEIGHT(su_lines);
> +
> + intel_de_write_dsb(display, dsb, LNL_DSC0_SU_PARAMETER_SET_0(pipe), val);
> +
> + if (vdsc_instances_per_pipe > 1)
> + intel_de_write_dsb(display, dsb, LNL_DSC1_SU_PARAMETER_SET_0(pipe), val);
Currently 3 DSC engines per pipe is only supported on BMG, which doesn't
have eDP, so vdsc_instances_per_pipe would never be 3 for now.
Furthermore we do not support these registers for BMG AFAICS.
However later some platform may have 3 VDSC engines and who knows may
need the Selective Update ET configuration for DSC.
Since we do not have those registers defined, lets make this condition
specifically check for `vdsc_instances_per_pipe == 1`
We can have perhaps have WARN_ON if vdsc_instances_per_pipe > 2, at the
start, as we do not expect the SU ET configuration for 3rd VDSC engine yet.
Regards,
Ankit
> +}
> +
> static i915_reg_t dss_ctl1_reg(struct intel_crtc *crtc, enum transcoder cpu_transcoder)
> {
> return is_pipe_dsc(crtc, cpu_transcoder) ?
> diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.h b/drivers/gpu/drm/i915/display/intel_vdsc.h
> index f4d5b37293cf..3372f8694054 100644
> --- a/drivers/gpu/drm/i915/display/intel_vdsc.h
> +++ b/drivers/gpu/drm/i915/display/intel_vdsc.h
> @@ -14,6 +14,7 @@ enum transcoder;
> struct intel_crtc;
> struct intel_crtc_state;
> struct intel_display;
> +struct intel_dsb;
> struct intel_dsc_slice_config;
> struct intel_encoder;
>
> @@ -37,6 +38,8 @@ void intel_dsc_dsi_pps_write(struct intel_encoder *encoder,
> const struct intel_crtc_state *crtc_state);
> void intel_dsc_dp_pps_write(struct intel_encoder *encoder,
> const struct intel_crtc_state *crtc_state);
> +void intel_dsc_su_et_parameters_configure(struct intel_dsb *dsb, struct intel_encoder *encoder,
> + const struct intel_crtc_state *crtc_state, int su_lines);
> void intel_vdsc_state_dump(struct drm_printer *p, int indent,
> const struct intel_crtc_state *crtc_state);
> int intel_vdsc_min_cdclk(const struct intel_crtc_state *crtc_state);
^ permalink raw reply [flat|nested] 16+ messages in thread* Re: [PATCH v2 3/4] drm/i915/dsc: Add helper for writing DSC Selective Update ET parameters
2026-03-04 8:36 ` Nautiyal, Ankit K
@ 2026-03-04 9:13 ` Hogander, Jouni
2026-03-04 10:26 ` Nautiyal, Ankit K
0 siblings, 1 reply; 16+ messages in thread
From: Hogander, Jouni @ 2026-03-04 9:13 UTC (permalink / raw)
To: intel-xe@lists.freedesktop.org, Nautiyal, Ankit K,
intel-gfx@lists.freedesktop.org
On Wed, 2026-03-04 at 14:06 +0530, Nautiyal, Ankit K wrote:
>
> On 3/3/2026 6:24 PM, Jouni Högander wrote:
> > There are slice row per frame and pic height configuration in DSC
> > Selective
> > Update Parameter Set 1 register. Add helper for configuring these.
> >
> > Bspec: 71709
> > Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
> > ---
> > drivers/gpu/drm/i915/display/intel_vdsc.c | 22
> > ++++++++++++++++++++++
> > drivers/gpu/drm/i915/display/intel_vdsc.h | 3 +++
> > 2 files changed, 25 insertions(+)
> >
> > diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.c
> > b/drivers/gpu/drm/i915/display/intel_vdsc.c
> > index 7e53201b3cb1..ae3af3c2e41a 100644
> > --- a/drivers/gpu/drm/i915/display/intel_vdsc.c
> > +++ b/drivers/gpu/drm/i915/display/intel_vdsc.c
> > @@ -820,6 +820,28 @@ void intel_dsc_dp_pps_write(struct
> > intel_encoder *encoder,
> > sizeof(dp_dsc_pps_sdp));
> > }
> >
> > +void intel_dsc_su_et_parameters_configure(struct intel_dsb *dsb,
> > struct intel_encoder *encoder,
> > + const struct
> > intel_crtc_state *crtc_state, int su_lines)
> > +{
> > + struct intel_display *display =
> > to_intel_display(crtc_state);
> > + struct intel_crtc *crtc = to_intel_crtc(crtc_state-
> > >uapi.crtc);
> > + const struct drm_dsc_config *vdsc_cfg = &crtc_state-
> > >dsc.config;
> > + enum pipe pipe = crtc->pipe;
> > + int vdsc_instances_per_pipe =
> > intel_dsc_get_vdsc_per_pipe(crtc_state);
> > + int slice_row_per_frame = su_lines / vdsc_cfg-
> > >slice_height;
> > + u32 val;
> > +
> > + drm_WARN_ON_ONCE(display->drm, su_lines % vdsc_cfg-
> > >slice_height);
> > +
> > + val =
> > DSC_SUPS0_SU_SLICE_ROW_PER_FRAME(slice_row_per_frame);
> > + val |= DSC_SUPS0_SU_PIC_HEIGHT(su_lines);
> > +
> > + intel_de_write_dsb(display, dsb,
> > LNL_DSC0_SU_PARAMETER_SET_0(pipe), val);
> > +
> > + if (vdsc_instances_per_pipe > 1)
> > + intel_de_write_dsb(display, dsb,
> > LNL_DSC1_SU_PARAMETER_SET_0(pipe), val);
>
> Currently 3 DSC engines per pipe is only supported on BMG, which
> doesn't
> have eDP, so vdsc_instances_per_pipe would never be 3 for now.
Yes, but it can be two. Thus > 1.
>
> Furthermore we do not support these registers for BMG AFAICS.
>
> However later some platform may have 3 VDSC engines and who knows may
> need the Selective Update ET configuration for DSC.
>
> Since we do not have those registers defined, lets make this
> condition
> specifically check for `vdsc_instances_per_pipe == 1`
We can't do that because instances can be > 1. Actually when running
kms_psr2_sf on setup where panel is supporting selective update and dsc
this is the case.
>
> We can have perhaps have WARN_ON if vdsc_instances_per_pipe > 2, at
> the
> start, as we do not expect the SU ET configuration for 3rd VDSC
> engine yet.
I see everywhere else in intel_vdsc.c same convention is used. I don't
understand why this helper for PSR code should be made different and be
responsible for identifying possible DSC configuration issue?
BR,
Jouni Högander
>
>
> Regards,
>
> Ankit
>
>
> > +}
> > +
> > static i915_reg_t dss_ctl1_reg(struct intel_crtc *crtc, enum
> > transcoder cpu_transcoder)
> > {
> > return is_pipe_dsc(crtc, cpu_transcoder) ?
> > diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.h
> > b/drivers/gpu/drm/i915/display/intel_vdsc.h
> > index f4d5b37293cf..3372f8694054 100644
> > --- a/drivers/gpu/drm/i915/display/intel_vdsc.h
> > +++ b/drivers/gpu/drm/i915/display/intel_vdsc.h
> > @@ -14,6 +14,7 @@ enum transcoder;
> > struct intel_crtc;
> > struct intel_crtc_state;
> > struct intel_display;
> > +struct intel_dsb;
> > struct intel_dsc_slice_config;
> > struct intel_encoder;
> >
> > @@ -37,6 +38,8 @@ void intel_dsc_dsi_pps_write(struct intel_encoder
> > *encoder,
> > const struct intel_crtc_state
> > *crtc_state);
> > void intel_dsc_dp_pps_write(struct intel_encoder *encoder,
> > const struct intel_crtc_state
> > *crtc_state);
> > +void intel_dsc_su_et_parameters_configure(struct intel_dsb *dsb,
> > struct intel_encoder *encoder,
> > + const struct
> > intel_crtc_state *crtc_state, int su_lines);
> > void intel_vdsc_state_dump(struct drm_printer *p, int indent,
> > const struct intel_crtc_state
> > *crtc_state);
> > int intel_vdsc_min_cdclk(const struct intel_crtc_state
> > *crtc_state);
^ permalink raw reply [flat|nested] 16+ messages in thread* Re: [PATCH v2 3/4] drm/i915/dsc: Add helper for writing DSC Selective Update ET parameters
2026-03-04 9:13 ` Hogander, Jouni
@ 2026-03-04 10:26 ` Nautiyal, Ankit K
2026-03-04 10:44 ` Hogander, Jouni
0 siblings, 1 reply; 16+ messages in thread
From: Nautiyal, Ankit K @ 2026-03-04 10:26 UTC (permalink / raw)
To: Hogander, Jouni, intel-xe@lists.freedesktop.org,
intel-gfx@lists.freedesktop.org
On 3/4/2026 2:43 PM, Hogander, Jouni wrote:
> On Wed, 2026-03-04 at 14:06 +0530, Nautiyal, Ankit K wrote:
>> On 3/3/2026 6:24 PM, Jouni Högander wrote:
>>> There are slice row per frame and pic height configuration in DSC
>>> Selective
>>> Update Parameter Set 1 register. Add helper for configuring these.
>>>
>>> Bspec: 71709
>>> Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
>>> ---
>>> drivers/gpu/drm/i915/display/intel_vdsc.c | 22
>>> ++++++++++++++++++++++
>>> drivers/gpu/drm/i915/display/intel_vdsc.h | 3 +++
>>> 2 files changed, 25 insertions(+)
>>>
>>> diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.c
>>> b/drivers/gpu/drm/i915/display/intel_vdsc.c
>>> index 7e53201b3cb1..ae3af3c2e41a 100644
>>> --- a/drivers/gpu/drm/i915/display/intel_vdsc.c
>>> +++ b/drivers/gpu/drm/i915/display/intel_vdsc.c
>>> @@ -820,6 +820,28 @@ void intel_dsc_dp_pps_write(struct
>>> intel_encoder *encoder,
>>> sizeof(dp_dsc_pps_sdp));
>>> }
>>>
>>> +void intel_dsc_su_et_parameters_configure(struct intel_dsb *dsb,
>>> struct intel_encoder *encoder,
>>> + const struct
>>> intel_crtc_state *crtc_state, int su_lines)
>>> +{
>>> + struct intel_display *display =
>>> to_intel_display(crtc_state);
>>> + struct intel_crtc *crtc = to_intel_crtc(crtc_state-
>>>> uapi.crtc);
>>> + const struct drm_dsc_config *vdsc_cfg = &crtc_state-
>>>> dsc.config;
>>> + enum pipe pipe = crtc->pipe;
>>> + int vdsc_instances_per_pipe =
>>> intel_dsc_get_vdsc_per_pipe(crtc_state);
>>> + int slice_row_per_frame = su_lines / vdsc_cfg-
>>>> slice_height;
>>> + u32 val;
>>> +
>>> + drm_WARN_ON_ONCE(display->drm, su_lines % vdsc_cfg-
>>>> slice_height);
>>> +
>>> + val =
>>> DSC_SUPS0_SU_SLICE_ROW_PER_FRAME(slice_row_per_frame);
>>> + val |= DSC_SUPS0_SU_PIC_HEIGHT(su_lines);
>>> +
>>> + intel_de_write_dsb(display, dsb,
>>> LNL_DSC0_SU_PARAMETER_SET_0(pipe), val);
>>> +
>>> + if (vdsc_instances_per_pipe > 1)
>>> + intel_de_write_dsb(display, dsb,
>>> LNL_DSC1_SU_PARAMETER_SET_0(pipe), val);
>> Currently 3 DSC engines per pipe is only supported on BMG, which
>> doesn't
>> have eDP, so vdsc_instances_per_pipe would never be 3 for now.
> Yes, but it can be two. Thus > 1.
>> Furthermore we do not support these registers for BMG AFAICS.
>>
>> However later some platform may have 3 VDSC engines and who knows may
>> need the Selective Update ET configuration for DSC.
>>
>> Since we do not have those registers defined, lets make this
>> condition
>> specifically check for `vdsc_instances_per_pipe == 1`
> We can't do that because instances can be > 1. Actually when running
> kms_psr2_sf on setup where panel is supporting selective update and dsc
> this is the case.
Sorry I meant `vdsc_instances_per_pipe == 2`.
>
>> We can have perhaps have WARN_ON if vdsc_instances_per_pipe > 2, at
>> the
>> start, as we do not expect the SU ET configuration for 3rd VDSC
>> engine yet.
> I see everywhere else in intel_vdsc.c same convention is used. I don't
> understand why this helper for PSR code should be made different and be
> responsible for identifying possible DSC configuration issue?
For all the PPS registers we are using, intel_dsc_pps_write() and
intel_dsc_get_pps_reg() which take care of this.
But yes, I can see there is a miss in 2 places:RC_BUF_THRESH registers
and RC_RANGE_PARAMETER registers, for which 3rd DSC engine thing is
missing. (I'll check if there are any more instances and rectify this soon).
So I recommend filling this register only for 2 vdsc slices per pipe.
Regards,
Ankit
>
> BR,
> Jouni Högander
>
>>
>> Regards,
>>
>> Ankit
>>
>>
>>> +}
>>> +
>>> static i915_reg_t dss_ctl1_reg(struct intel_crtc *crtc, enum
>>> transcoder cpu_transcoder)
>>> {
>>> return is_pipe_dsc(crtc, cpu_transcoder) ?
>>> diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.h
>>> b/drivers/gpu/drm/i915/display/intel_vdsc.h
>>> index f4d5b37293cf..3372f8694054 100644
>>> --- a/drivers/gpu/drm/i915/display/intel_vdsc.h
>>> +++ b/drivers/gpu/drm/i915/display/intel_vdsc.h
>>> @@ -14,6 +14,7 @@ enum transcoder;
>>> struct intel_crtc;
>>> struct intel_crtc_state;
>>> struct intel_display;
>>> +struct intel_dsb;
>>> struct intel_dsc_slice_config;
>>> struct intel_encoder;
>>>
>>> @@ -37,6 +38,8 @@ void intel_dsc_dsi_pps_write(struct intel_encoder
>>> *encoder,
>>> const struct intel_crtc_state
>>> *crtc_state);
>>> void intel_dsc_dp_pps_write(struct intel_encoder *encoder,
>>> const struct intel_crtc_state
>>> *crtc_state);
>>> +void intel_dsc_su_et_parameters_configure(struct intel_dsb *dsb,
>>> struct intel_encoder *encoder,
>>> + const struct
>>> intel_crtc_state *crtc_state, int su_lines);
>>> void intel_vdsc_state_dump(struct drm_printer *p, int indent,
>>> const struct intel_crtc_state
>>> *crtc_state);
>>> int intel_vdsc_min_cdclk(const struct intel_crtc_state
>>> *crtc_state);
^ permalink raw reply [flat|nested] 16+ messages in thread* Re: [PATCH v2 3/4] drm/i915/dsc: Add helper for writing DSC Selective Update ET parameters
2026-03-04 10:26 ` Nautiyal, Ankit K
@ 2026-03-04 10:44 ` Hogander, Jouni
0 siblings, 0 replies; 16+ messages in thread
From: Hogander, Jouni @ 2026-03-04 10:44 UTC (permalink / raw)
To: intel-xe@lists.freedesktop.org, Nautiyal, Ankit K,
intel-gfx@lists.freedesktop.org
On Wed, 2026-03-04 at 15:56 +0530, Nautiyal, Ankit K wrote:
>
> On 3/4/2026 2:43 PM, Hogander, Jouni wrote:
> > On Wed, 2026-03-04 at 14:06 +0530, Nautiyal, Ankit K wrote:
> > > On 3/3/2026 6:24 PM, Jouni Högander wrote:
> > > > There are slice row per frame and pic height configuration in
> > > > DSC
> > > > Selective
> > > > Update Parameter Set 1 register. Add helper for configuring
> > > > these.
> > > >
> > > > Bspec: 71709
> > > > Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
> > > > ---
> > > > drivers/gpu/drm/i915/display/intel_vdsc.c | 22
> > > > ++++++++++++++++++++++
> > > > drivers/gpu/drm/i915/display/intel_vdsc.h | 3 +++
> > > > 2 files changed, 25 insertions(+)
> > > >
> > > > diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.c
> > > > b/drivers/gpu/drm/i915/display/intel_vdsc.c
> > > > index 7e53201b3cb1..ae3af3c2e41a 100644
> > > > --- a/drivers/gpu/drm/i915/display/intel_vdsc.c
> > > > +++ b/drivers/gpu/drm/i915/display/intel_vdsc.c
> > > > @@ -820,6 +820,28 @@ void intel_dsc_dp_pps_write(struct
> > > > intel_encoder *encoder,
> > > > sizeof(dp_dsc_pps_sdp));
> > > > }
> > > >
> > > > +void intel_dsc_su_et_parameters_configure(struct intel_dsb
> > > > *dsb,
> > > > struct intel_encoder *encoder,
> > > > + const struct
> > > > intel_crtc_state *crtc_state, int su_lines)
> > > > +{
> > > > + struct intel_display *display =
> > > > to_intel_display(crtc_state);
> > > > + struct intel_crtc *crtc = to_intel_crtc(crtc_state-
> > > > > uapi.crtc);
> > > > + const struct drm_dsc_config *vdsc_cfg = &crtc_state-
> > > > > dsc.config;
> > > > + enum pipe pipe = crtc->pipe;
> > > > + int vdsc_instances_per_pipe =
> > > > intel_dsc_get_vdsc_per_pipe(crtc_state);
> > > > + int slice_row_per_frame = su_lines / vdsc_cfg-
> > > > > slice_height;
> > > > + u32 val;
> > > > +
> > > > + drm_WARN_ON_ONCE(display->drm, su_lines % vdsc_cfg-
> > > > > slice_height);
> > > > +
> > > > + val =
> > > > DSC_SUPS0_SU_SLICE_ROW_PER_FRAME(slice_row_per_frame);
> > > > + val |= DSC_SUPS0_SU_PIC_HEIGHT(su_lines);
> > > > +
> > > > + intel_de_write_dsb(display, dsb,
> > > > LNL_DSC0_SU_PARAMETER_SET_0(pipe), val);
> > > > +
> > > > + if (vdsc_instances_per_pipe > 1)
> > > > + intel_de_write_dsb(display, dsb,
> > > > LNL_DSC1_SU_PARAMETER_SET_0(pipe), val);
> > > Currently 3 DSC engines per pipe is only supported on BMG, which
> > > doesn't
> > > have eDP, so vdsc_instances_per_pipe would never be 3 for now.
> > Yes, but it can be two. Thus > 1.
> > > Furthermore we do not support these registers for BMG AFAICS.
> > >
> > > However later some platform may have 3 VDSC engines and who knows
> > > may
> > > need the Selective Update ET configuration for DSC.
> > >
> > > Since we do not have those registers defined, lets make this
> > > condition
> > > specifically check for `vdsc_instances_per_pipe == 1`
> > We can't do that because instances can be > 1. Actually when
> > running
> > kms_psr2_sf on setup where panel is supporting selective update and
> > dsc
> > this is the case.
>
>
> Sorry I meant `vdsc_instances_per_pipe == 2`.
Ok I will change it to this check. Alltought I don't know if it's any
better to configure only DSC0 if we reach here and
vdsc_instances_per_pipe > 2.
I will also add WARN_ON_ONCE if vdsc_instances_per_pipe > 2.
BR,
Jouni Högander
>
>
> >
> > > We can have perhaps have WARN_ON if vdsc_instances_per_pipe > 2,
> > > at
> > > the
> > > start, as we do not expect the SU ET configuration for 3rd VDSC
> > > engine yet.
> > I see everywhere else in intel_vdsc.c same convention is used. I
> > don't
> > understand why this helper for PSR code should be made different
> > and be
> > responsible for identifying possible DSC configuration issue?
>
> For all the PPS registers we are using, intel_dsc_pps_write() and
> intel_dsc_get_pps_reg() which take care of this.
>
> But yes, I can see there is a miss in 2 places:RC_BUF_THRESH
> registers
> and RC_RANGE_PARAMETER registers, for which 3rd DSC engine thing is
> missing. (I'll check if there are any more instances and rectify this
> soon).
>
> So I recommend filling this register only for 2 vdsc slices per pipe.
>
>
> Regards,
>
> Ankit
>
>
> >
> > BR,
> > Jouni Högander
> >
> > >
> > > Regards,
> > >
> > > Ankit
> > >
> > >
> > > > +}
> > > > +
> > > > static i915_reg_t dss_ctl1_reg(struct intel_crtc *crtc, enum
> > > > transcoder cpu_transcoder)
> > > > {
> > > > return is_pipe_dsc(crtc, cpu_transcoder) ?
> > > > diff --git a/drivers/gpu/drm/i915/display/intel_vdsc.h
> > > > b/drivers/gpu/drm/i915/display/intel_vdsc.h
> > > > index f4d5b37293cf..3372f8694054 100644
> > > > --- a/drivers/gpu/drm/i915/display/intel_vdsc.h
> > > > +++ b/drivers/gpu/drm/i915/display/intel_vdsc.h
> > > > @@ -14,6 +14,7 @@ enum transcoder;
> > > > struct intel_crtc;
> > > > struct intel_crtc_state;
> > > > struct intel_display;
> > > > +struct intel_dsb;
> > > > struct intel_dsc_slice_config;
> > > > struct intel_encoder;
> > > >
> > > > @@ -37,6 +38,8 @@ void intel_dsc_dsi_pps_write(struct
> > > > intel_encoder
> > > > *encoder,
> > > > const struct intel_crtc_state
> > > > *crtc_state);
> > > > void intel_dsc_dp_pps_write(struct intel_encoder *encoder,
> > > > const struct intel_crtc_state
> > > > *crtc_state);
> > > > +void intel_dsc_su_et_parameters_configure(struct intel_dsb
> > > > *dsb,
> > > > struct intel_encoder *encoder,
> > > > + const struct
> > > > intel_crtc_state *crtc_state, int su_lines);
> > > > void intel_vdsc_state_dump(struct drm_printer *p, int
> > > > indent,
> > > > const struct intel_crtc_state
> > > > *crtc_state);
> > > > int intel_vdsc_min_cdclk(const struct intel_crtc_state
> > > > *crtc_state);
^ permalink raw reply [flat|nested] 16+ messages in thread
* [PATCH v2 4/4] drm/i915/psr: Write DSC parameters on Selective Update in ET mode
2026-03-03 12:54 [PATCH v2 0/4] PSR/PR Selective Fetch Early Transport fixes Jouni Högander
` (2 preceding siblings ...)
2026-03-03 12:54 ` [PATCH v2 3/4] drm/i915/dsc: Add helper for writing DSC Selective Update ET parameters Jouni Högander
@ 2026-03-03 12:54 ` Jouni Högander
2026-03-04 10:28 ` Nautiyal, Ankit K
2026-03-03 14:23 ` ✗ CI.checkpatch: warning for PSR/PR Selective Fetch Early Transport fixes (rev2) Patchwork
` (3 subsequent siblings)
7 siblings, 1 reply; 16+ messages in thread
From: Jouni Högander @ 2026-03-03 12:54 UTC (permalink / raw)
To: intel-gfx, intel-xe; +Cc: Jouni Högander, stable
There are slice row per frame and pic height parameters in DSC that needs
to be configured on every Selective Update in Early Transport mode. Use
helper provided by DSC code to configure these on Selective Update when in
Early Transport mode. Also fill crtc_state->psr2_su_area with full frame
area on full frame update for DSC calculation.
Bspec: 68927, 71709
Fixes: 467e4e061c44 ("drm/i915/psr: Enable psr2 early transport as possible")
Cc: <stable@vger.kernel.org> # v6.9+
Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
---
drivers/gpu/drm/i915/display/intel_psr.c | 11 ++++++++++-
1 file changed, 10 insertions(+), 1 deletion(-)
diff --git a/drivers/gpu/drm/i915/display/intel_psr.c b/drivers/gpu/drm/i915/display/intel_psr.c
index 7b197e84e77d..adcfd3dd8f20 100644
--- a/drivers/gpu/drm/i915/display/intel_psr.c
+++ b/drivers/gpu/drm/i915/display/intel_psr.c
@@ -2618,6 +2618,12 @@ void intel_psr2_program_trans_man_trk_ctl(struct intel_dsb *dsb,
intel_de_write_dsb(display, dsb, PIPE_SRCSZ_ERLY_TPT(crtc->pipe),
crtc_state->pipe_srcsz_early_tpt);
+
+ if (!crtc_state->dsc.compression_enable)
+ return;
+
+ intel_dsc_su_et_parameters_configure(dsb, encoder, crtc_state,
+ drm_rect_height(&crtc_state->psr2_su_area));
}
static void psr2_man_trk_ctl_calc(struct intel_crtc_state *crtc_state,
@@ -2945,8 +2951,11 @@ int intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
full_update = true;
}
- if (full_update)
+ if (full_update) {
+ clip_area_update(&crtc_state->psr2_su_area, &crtc_state->pipe_src,
+ &crtc_state->pipe_src);
goto skip_sel_fetch_set_loop;
+ }
intel_psr_apply_su_area_workarounds(crtc_state);
--
2.43.0
^ permalink raw reply related [flat|nested] 16+ messages in thread* Re: [PATCH v2 4/4] drm/i915/psr: Write DSC parameters on Selective Update in ET mode
2026-03-03 12:54 ` [PATCH v2 4/4] drm/i915/psr: Write DSC parameters on Selective Update in ET mode Jouni Högander
@ 2026-03-04 10:28 ` Nautiyal, Ankit K
0 siblings, 0 replies; 16+ messages in thread
From: Nautiyal, Ankit K @ 2026-03-04 10:28 UTC (permalink / raw)
To: Jouni Högander, intel-gfx, intel-xe; +Cc: stable
On 3/3/2026 6:24 PM, Jouni Högander wrote:
> There are slice row per frame and pic height parameters in DSC that needs
> to be configured on every Selective Update in Early Transport mode. Use
> helper provided by DSC code to configure these on Selective Update when in
> Early Transport mode. Also fill crtc_state->psr2_su_area with full frame
> area on full frame update for DSC calculation.
>
> Bspec: 68927, 71709
> Fixes: 467e4e061c44 ("drm/i915/psr: Enable psr2 early transport as possible")
> Cc: <stable@vger.kernel.org> # v6.9+
> Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
LGTM.
Reviewed-by: Ankit Nautiyal <ankit.k.nautiyal@intel.com>
> ---
> drivers/gpu/drm/i915/display/intel_psr.c | 11 ++++++++++-
> 1 file changed, 10 insertions(+), 1 deletion(-)
>
> diff --git a/drivers/gpu/drm/i915/display/intel_psr.c b/drivers/gpu/drm/i915/display/intel_psr.c
> index 7b197e84e77d..adcfd3dd8f20 100644
> --- a/drivers/gpu/drm/i915/display/intel_psr.c
> +++ b/drivers/gpu/drm/i915/display/intel_psr.c
> @@ -2618,6 +2618,12 @@ void intel_psr2_program_trans_man_trk_ctl(struct intel_dsb *dsb,
>
> intel_de_write_dsb(display, dsb, PIPE_SRCSZ_ERLY_TPT(crtc->pipe),
> crtc_state->pipe_srcsz_early_tpt);
> +
> + if (!crtc_state->dsc.compression_enable)
> + return;
> +
> + intel_dsc_su_et_parameters_configure(dsb, encoder, crtc_state,
> + drm_rect_height(&crtc_state->psr2_su_area));
> }
>
> static void psr2_man_trk_ctl_calc(struct intel_crtc_state *crtc_state,
> @@ -2945,8 +2951,11 @@ int intel_psr2_sel_fetch_update(struct intel_atomic_state *state,
> full_update = true;
> }
>
> - if (full_update)
> + if (full_update) {
> + clip_area_update(&crtc_state->psr2_su_area, &crtc_state->pipe_src,
> + &crtc_state->pipe_src);
> goto skip_sel_fetch_set_loop;
> + }
>
> intel_psr_apply_su_area_workarounds(crtc_state);
>
^ permalink raw reply [flat|nested] 16+ messages in thread
* ✗ CI.checkpatch: warning for PSR/PR Selective Fetch Early Transport fixes (rev2)
2026-03-03 12:54 [PATCH v2 0/4] PSR/PR Selective Fetch Early Transport fixes Jouni Högander
` (3 preceding siblings ...)
2026-03-03 12:54 ` [PATCH v2 4/4] drm/i915/psr: Write DSC parameters on Selective Update in ET mode Jouni Högander
@ 2026-03-03 14:23 ` Patchwork
2026-03-03 14:24 ` ✓ CI.KUnit: success " Patchwork
` (2 subsequent siblings)
7 siblings, 0 replies; 16+ messages in thread
From: Patchwork @ 2026-03-03 14:23 UTC (permalink / raw)
To: Jouni Högander; +Cc: intel-xe
== Series Details ==
Series: PSR/PR Selective Fetch Early Transport fixes (rev2)
URL : https://patchwork.freedesktop.org/series/161835/
State : warning
== Summary ==
+ KERNEL=/kernel
+ git clone https://gitlab.freedesktop.org/drm/maintainer-tools mt
Cloning into 'mt'...
warning: redirecting to https://gitlab.freedesktop.org/drm/maintainer-tools.git/
+ git -C mt rev-list -n1 origin/master
1f57ba1afceae32108bd24770069f764d940a0e4
+ cd /kernel
+ git config --global --add safe.directory /kernel
+ git log -n1
commit d37022aa2323e4e9f475af300ef388ec2374174a
Author: Jouni Högander <jouni.hogander@intel.com>
Date: Tue Mar 3 14:54:09 2026 +0200
drm/i915/psr: Write DSC parameters on Selective Update in ET mode
There are slice row per frame and pic height parameters in DSC that needs
to be configured on every Selective Update in Early Transport mode. Use
helper provided by DSC code to configure these on Selective Update when in
Early Transport mode. Also fill crtc_state->psr2_su_area with full frame
area on full frame update for DSC calculation.
Bspec: 68927, 71709
Fixes: 467e4e061c44 ("drm/i915/psr: Enable psr2 early transport as possible")
Cc: <stable@vger.kernel.org> # v6.9+
Signed-off-by: Jouni Högander <jouni.hogander@intel.com>
+ /mt/dim checkpatch 591d026bf9c13f8982524c9f6d945be1e6f4cfc6 drm-intel
1cbb280ea6c2 drm/i915/psr: Repeat Selective Update area alignment
8b560333187b drm/i915/dsc: Add Selective Update register definitions
-:28: WARNING:LONG_LINE: line length of 132 exceeds 100 columns
#28: FILE: drivers/gpu/drm/i915/display/intel_vdsc_regs.h:203:
+#define LNL_DSC0_SU_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe), _LNL_DSC0_SU_PARAMETER_SET_0_PA, _LNL_DSC0_SU_PARAMETER_SET_0_PB)
-:29: WARNING:LONG_LINE: line length of 132 exceeds 100 columns
#29: FILE: drivers/gpu/drm/i915/display/intel_vdsc_regs.h:204:
+#define LNL_DSC1_SU_PARAMETER_SET_0(pipe) _MMIO_PIPE((pipe), _LNL_DSC1_SU_PARAMETER_SET_0_PA, _LNL_DSC1_SU_PARAMETER_SET_0_PB)
-:32: WARNING:LONG_LINE: line length of 117 exceeds 100 columns
#32: FILE: drivers/gpu/drm/i915/display/intel_vdsc_regs.h:207:
+#define DSC_SUPS0_SU_SLICE_ROW_PER_FRAME(rows) REG_FIELD_PREP(DSC_SUPS0_SU_SLICE_ROW_PER_FRAME_MASK, (rows))
-:34: WARNING:LONG_LINE: line length of 105 exceeds 100 columns
#34: FILE: drivers/gpu/drm/i915/display/intel_vdsc_regs.h:209:
+#define DSC_SUPS0_SU_PIC_HEIGHT(h) REG_FIELD_PREP(DSC_SUPS0_SU_PIC_HEIGHT_MASK, (h))
total: 0 errors, 4 warnings, 0 checks, 18 lines checked
398420e33a67 drm/i915/dsc: Add helper for writing DSC Selective Update ET parameters
d37022aa2323 drm/i915/psr: Write DSC parameters on Selective Update in ET mode
^ permalink raw reply [flat|nested] 16+ messages in thread* ✓ CI.KUnit: success for PSR/PR Selective Fetch Early Transport fixes (rev2)
2026-03-03 12:54 [PATCH v2 0/4] PSR/PR Selective Fetch Early Transport fixes Jouni Högander
` (4 preceding siblings ...)
2026-03-03 14:23 ` ✗ CI.checkpatch: warning for PSR/PR Selective Fetch Early Transport fixes (rev2) Patchwork
@ 2026-03-03 14:24 ` Patchwork
2026-03-03 15:20 ` ✓ Xe.CI.BAT: " Patchwork
2026-03-04 1:53 ` ✗ Xe.CI.FULL: failure " Patchwork
7 siblings, 0 replies; 16+ messages in thread
From: Patchwork @ 2026-03-03 14:24 UTC (permalink / raw)
To: Jouni Högander; +Cc: intel-xe
== Series Details ==
Series: PSR/PR Selective Fetch Early Transport fixes (rev2)
URL : https://patchwork.freedesktop.org/series/161835/
State : success
== Summary ==
+ trap cleanup EXIT
+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/xe/.kunitconfig
[14:23:08] Configuring KUnit Kernel ...
Generating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[14:23:13] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[14:23:43] Starting KUnit Kernel (1/1)...
[14:23:43] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[14:23:43] ================== guc_buf (11 subtests) ===================
[14:23:43] [PASSED] test_smallest
[14:23:43] [PASSED] test_largest
[14:23:43] [PASSED] test_granular
[14:23:43] [PASSED] test_unique
[14:23:43] [PASSED] test_overlap
[14:23:43] [PASSED] test_reusable
[14:23:43] [PASSED] test_too_big
[14:23:43] [PASSED] test_flush
[14:23:43] [PASSED] test_lookup
[14:23:43] [PASSED] test_data
[14:23:43] [PASSED] test_class
[14:23:43] ===================== [PASSED] guc_buf =====================
[14:23:43] =================== guc_dbm (7 subtests) ===================
[14:23:43] [PASSED] test_empty
[14:23:43] [PASSED] test_default
[14:23:43] ======================== test_size ========================
[14:23:43] [PASSED] 4
[14:23:43] [PASSED] 8
[14:23:43] [PASSED] 32
[14:23:43] [PASSED] 256
[14:23:43] ==================== [PASSED] test_size ====================
[14:23:43] ======================= test_reuse ========================
[14:23:43] [PASSED] 4
[14:23:43] [PASSED] 8
[14:23:43] [PASSED] 32
[14:23:43] [PASSED] 256
[14:23:43] =================== [PASSED] test_reuse ====================
[14:23:43] =================== test_range_overlap ====================
[14:23:43] [PASSED] 4
[14:23:43] [PASSED] 8
[14:23:43] [PASSED] 32
[14:23:43] [PASSED] 256
[14:23:43] =============== [PASSED] test_range_overlap ================
[14:23:43] =================== test_range_compact ====================
[14:23:43] [PASSED] 4
[14:23:43] [PASSED] 8
[14:23:43] [PASSED] 32
[14:23:43] [PASSED] 256
[14:23:43] =============== [PASSED] test_range_compact ================
[14:23:43] ==================== test_range_spare =====================
[14:23:43] [PASSED] 4
[14:23:43] [PASSED] 8
[14:23:43] [PASSED] 32
[14:23:43] [PASSED] 256
[14:23:43] ================ [PASSED] test_range_spare =================
[14:23:43] ===================== [PASSED] guc_dbm =====================
[14:23:43] =================== guc_idm (6 subtests) ===================
[14:23:43] [PASSED] bad_init
[14:23:43] [PASSED] no_init
[14:23:43] [PASSED] init_fini
[14:23:43] [PASSED] check_used
[14:23:43] [PASSED] check_quota
[14:23:43] [PASSED] check_all
[14:23:43] ===================== [PASSED] guc_idm =====================
[14:23:43] ================== no_relay (3 subtests) ===================
[14:23:43] [PASSED] xe_drops_guc2pf_if_not_ready
[14:23:43] [PASSED] xe_drops_guc2vf_if_not_ready
[14:23:43] [PASSED] xe_rejects_send_if_not_ready
[14:23:43] ==================== [PASSED] no_relay =====================
[14:23:43] ================== pf_relay (14 subtests) ==================
[14:23:43] [PASSED] pf_rejects_guc2pf_too_short
[14:23:43] [PASSED] pf_rejects_guc2pf_too_long
[14:23:43] [PASSED] pf_rejects_guc2pf_no_payload
[14:23:43] [PASSED] pf_fails_no_payload
[14:23:43] [PASSED] pf_fails_bad_origin
[14:23:43] [PASSED] pf_fails_bad_type
[14:23:43] [PASSED] pf_txn_reports_error
[14:23:43] [PASSED] pf_txn_sends_pf2guc
[14:23:43] [PASSED] pf_sends_pf2guc
[14:23:43] [SKIPPED] pf_loopback_nop
[14:23:43] [SKIPPED] pf_loopback_echo
[14:23:43] [SKIPPED] pf_loopback_fail
[14:23:43] [SKIPPED] pf_loopback_busy
[14:23:43] [SKIPPED] pf_loopback_retry
[14:23:43] ==================== [PASSED] pf_relay =====================
[14:23:43] ================== vf_relay (3 subtests) ===================
[14:23:43] [PASSED] vf_rejects_guc2vf_too_short
[14:23:43] [PASSED] vf_rejects_guc2vf_too_long
[14:23:43] [PASSED] vf_rejects_guc2vf_no_payload
[14:23:43] ==================== [PASSED] vf_relay =====================
[14:23:43] ================ pf_gt_config (9 subtests) =================
[14:23:43] [PASSED] fair_contexts_1vf
[14:23:43] [PASSED] fair_doorbells_1vf
[14:23:43] [PASSED] fair_ggtt_1vf
[14:23:43] ====================== fair_vram_1vf ======================
[14:23:43] [PASSED] 3.50 GiB
[14:23:43] [PASSED] 11.5 GiB
[14:23:43] [PASSED] 15.5 GiB
[14:23:43] [PASSED] 31.5 GiB
[14:23:43] [PASSED] 63.5 GiB
[14:23:43] [PASSED] 13.9 GiB
[14:23:43] ================== [PASSED] fair_vram_1vf ==================
[14:23:43] ================ fair_vram_1vf_admin_only =================
[14:23:43] [PASSED] 3.50 GiB
[14:23:43] [PASSED] 11.5 GiB
[14:23:43] [PASSED] 15.5 GiB
[14:23:43] [PASSED] 31.5 GiB
[14:23:43] [PASSED] 63.5 GiB
[14:23:43] [PASSED] 13.9 GiB
[14:23:43] ============ [PASSED] fair_vram_1vf_admin_only =============
[14:23:43] ====================== fair_contexts ======================
[14:23:43] [PASSED] 1 VF
[14:23:43] [PASSED] 2 VFs
[14:23:43] [PASSED] 3 VFs
[14:23:43] [PASSED] 4 VFs
[14:23:43] [PASSED] 5 VFs
[14:23:43] [PASSED] 6 VFs
[14:23:43] [PASSED] 7 VFs
[14:23:43] [PASSED] 8 VFs
[14:23:43] [PASSED] 9 VFs
[14:23:43] [PASSED] 10 VFs
[14:23:43] [PASSED] 11 VFs
[14:23:43] [PASSED] 12 VFs
[14:23:43] [PASSED] 13 VFs
[14:23:43] [PASSED] 14 VFs
[14:23:43] [PASSED] 15 VFs
[14:23:43] [PASSED] 16 VFs
[14:23:43] [PASSED] 17 VFs
[14:23:43] [PASSED] 18 VFs
[14:23:43] [PASSED] 19 VFs
[14:23:43] [PASSED] 20 VFs
[14:23:43] [PASSED] 21 VFs
[14:23:43] [PASSED] 22 VFs
[14:23:43] [PASSED] 23 VFs
[14:23:43] [PASSED] 24 VFs
[14:23:43] [PASSED] 25 VFs
[14:23:43] [PASSED] 26 VFs
[14:23:43] [PASSED] 27 VFs
[14:23:43] [PASSED] 28 VFs
[14:23:43] [PASSED] 29 VFs
[14:23:43] [PASSED] 30 VFs
[14:23:43] [PASSED] 31 VFs
[14:23:43] [PASSED] 32 VFs
[14:23:43] [PASSED] 33 VFs
[14:23:43] [PASSED] 34 VFs
[14:23:43] [PASSED] 35 VFs
[14:23:43] [PASSED] 36 VFs
[14:23:43] [PASSED] 37 VFs
[14:23:43] [PASSED] 38 VFs
[14:23:43] [PASSED] 39 VFs
[14:23:43] [PASSED] 40 VFs
[14:23:43] [PASSED] 41 VFs
[14:23:43] [PASSED] 42 VFs
[14:23:43] [PASSED] 43 VFs
[14:23:43] [PASSED] 44 VFs
[14:23:43] [PASSED] 45 VFs
[14:23:43] [PASSED] 46 VFs
[14:23:43] [PASSED] 47 VFs
[14:23:43] [PASSED] 48 VFs
[14:23:43] [PASSED] 49 VFs
[14:23:43] [PASSED] 50 VFs
[14:23:43] [PASSED] 51 VFs
[14:23:43] [PASSED] 52 VFs
[14:23:43] [PASSED] 53 VFs
[14:23:43] [PASSED] 54 VFs
[14:23:43] [PASSED] 55 VFs
[14:23:43] [PASSED] 56 VFs
[14:23:43] [PASSED] 57 VFs
[14:23:43] [PASSED] 58 VFs
[14:23:43] [PASSED] 59 VFs
[14:23:43] [PASSED] 60 VFs
[14:23:43] [PASSED] 61 VFs
[14:23:43] [PASSED] 62 VFs
[14:23:43] [PASSED] 63 VFs
[14:23:43] ================== [PASSED] fair_contexts ==================
[14:23:43] ===================== fair_doorbells ======================
[14:23:43] [PASSED] 1 VF
[14:23:43] [PASSED] 2 VFs
[14:23:43] [PASSED] 3 VFs
[14:23:43] [PASSED] 4 VFs
[14:23:43] [PASSED] 5 VFs
[14:23:43] [PASSED] 6 VFs
[14:23:43] [PASSED] 7 VFs
[14:23:43] [PASSED] 8 VFs
[14:23:43] [PASSED] 9 VFs
[14:23:43] [PASSED] 10 VFs
[14:23:43] [PASSED] 11 VFs
[14:23:43] [PASSED] 12 VFs
[14:23:43] [PASSED] 13 VFs
[14:23:43] [PASSED] 14 VFs
[14:23:43] [PASSED] 15 VFs
[14:23:43] [PASSED] 16 VFs
[14:23:43] [PASSED] 17 VFs
[14:23:43] [PASSED] 18 VFs
[14:23:43] [PASSED] 19 VFs
[14:23:43] [PASSED] 20 VFs
[14:23:43] [PASSED] 21 VFs
[14:23:43] [PASSED] 22 VFs
[14:23:43] [PASSED] 23 VFs
[14:23:43] [PASSED] 24 VFs
[14:23:43] [PASSED] 25 VFs
[14:23:43] [PASSED] 26 VFs
[14:23:43] [PASSED] 27 VFs
[14:23:43] [PASSED] 28 VFs
[14:23:43] [PASSED] 29 VFs
[14:23:43] [PASSED] 30 VFs
[14:23:43] [PASSED] 31 VFs
[14:23:43] [PASSED] 32 VFs
[14:23:43] [PASSED] 33 VFs
[14:23:43] [PASSED] 34 VFs
[14:23:43] [PASSED] 35 VFs
[14:23:43] [PASSED] 36 VFs
[14:23:44] [PASSED] 37 VFs
[14:23:44] [PASSED] 38 VFs
[14:23:44] [PASSED] 39 VFs
[14:23:44] [PASSED] 40 VFs
[14:23:44] [PASSED] 41 VFs
[14:23:44] [PASSED] 42 VFs
[14:23:44] [PASSED] 43 VFs
[14:23:44] [PASSED] 44 VFs
[14:23:44] [PASSED] 45 VFs
[14:23:44] [PASSED] 46 VFs
[14:23:44] [PASSED] 47 VFs
[14:23:44] [PASSED] 48 VFs
[14:23:44] [PASSED] 49 VFs
[14:23:44] [PASSED] 50 VFs
[14:23:44] [PASSED] 51 VFs
[14:23:44] [PASSED] 52 VFs
[14:23:44] [PASSED] 53 VFs
[14:23:44] [PASSED] 54 VFs
[14:23:44] [PASSED] 55 VFs
[14:23:44] [PASSED] 56 VFs
[14:23:44] [PASSED] 57 VFs
[14:23:44] [PASSED] 58 VFs
[14:23:44] [PASSED] 59 VFs
[14:23:44] [PASSED] 60 VFs
[14:23:44] [PASSED] 61 VFs
[14:23:44] [PASSED] 62 VFs
[14:23:44] [PASSED] 63 VFs
[14:23:44] ================= [PASSED] fair_doorbells ==================
[14:23:44] ======================== fair_ggtt ========================
[14:23:44] [PASSED] 1 VF
[14:23:44] [PASSED] 2 VFs
[14:23:44] [PASSED] 3 VFs
[14:23:44] [PASSED] 4 VFs
[14:23:44] [PASSED] 5 VFs
[14:23:44] [PASSED] 6 VFs
[14:23:44] [PASSED] 7 VFs
[14:23:44] [PASSED] 8 VFs
[14:23:44] [PASSED] 9 VFs
[14:23:44] [PASSED] 10 VFs
[14:23:44] [PASSED] 11 VFs
[14:23:44] [PASSED] 12 VFs
[14:23:44] [PASSED] 13 VFs
[14:23:44] [PASSED] 14 VFs
[14:23:44] [PASSED] 15 VFs
[14:23:44] [PASSED] 16 VFs
[14:23:44] [PASSED] 17 VFs
[14:23:44] [PASSED] 18 VFs
[14:23:44] [PASSED] 19 VFs
[14:23:44] [PASSED] 20 VFs
[14:23:44] [PASSED] 21 VFs
[14:23:44] [PASSED] 22 VFs
[14:23:44] [PASSED] 23 VFs
[14:23:44] [PASSED] 24 VFs
[14:23:44] [PASSED] 25 VFs
[14:23:44] [PASSED] 26 VFs
[14:23:44] [PASSED] 27 VFs
[14:23:44] [PASSED] 28 VFs
[14:23:44] [PASSED] 29 VFs
[14:23:44] [PASSED] 30 VFs
[14:23:44] [PASSED] 31 VFs
[14:23:44] [PASSED] 32 VFs
[14:23:44] [PASSED] 33 VFs
[14:23:44] [PASSED] 34 VFs
[14:23:44] [PASSED] 35 VFs
[14:23:44] [PASSED] 36 VFs
[14:23:44] [PASSED] 37 VFs
[14:23:44] [PASSED] 38 VFs
[14:23:44] [PASSED] 39 VFs
[14:23:44] [PASSED] 40 VFs
[14:23:44] [PASSED] 41 VFs
[14:23:44] [PASSED] 42 VFs
[14:23:44] [PASSED] 43 VFs
[14:23:44] [PASSED] 44 VFs
[14:23:44] [PASSED] 45 VFs
[14:23:44] [PASSED] 46 VFs
[14:23:44] [PASSED] 47 VFs
[14:23:44] [PASSED] 48 VFs
[14:23:44] [PASSED] 49 VFs
[14:23:44] [PASSED] 50 VFs
[14:23:44] [PASSED] 51 VFs
[14:23:44] [PASSED] 52 VFs
[14:23:44] [PASSED] 53 VFs
[14:23:44] [PASSED] 54 VFs
[14:23:44] [PASSED] 55 VFs
[14:23:44] [PASSED] 56 VFs
[14:23:44] [PASSED] 57 VFs
[14:23:44] [PASSED] 58 VFs
[14:23:44] [PASSED] 59 VFs
[14:23:44] [PASSED] 60 VFs
[14:23:44] [PASSED] 61 VFs
[14:23:44] [PASSED] 62 VFs
[14:23:44] [PASSED] 63 VFs
[14:23:44] ==================== [PASSED] fair_ggtt ====================
[14:23:44] ======================== fair_vram ========================
[14:23:44] [PASSED] 1 VF
[14:23:44] [PASSED] 2 VFs
[14:23:44] [PASSED] 3 VFs
[14:23:44] [PASSED] 4 VFs
[14:23:44] [PASSED] 5 VFs
[14:23:44] [PASSED] 6 VFs
[14:23:44] [PASSED] 7 VFs
[14:23:44] [PASSED] 8 VFs
[14:23:44] [PASSED] 9 VFs
[14:23:44] [PASSED] 10 VFs
[14:23:44] [PASSED] 11 VFs
[14:23:44] [PASSED] 12 VFs
[14:23:44] [PASSED] 13 VFs
[14:23:44] [PASSED] 14 VFs
[14:23:44] [PASSED] 15 VFs
[14:23:44] [PASSED] 16 VFs
[14:23:44] [PASSED] 17 VFs
[14:23:44] [PASSED] 18 VFs
[14:23:44] [PASSED] 19 VFs
[14:23:44] [PASSED] 20 VFs
[14:23:44] [PASSED] 21 VFs
[14:23:44] [PASSED] 22 VFs
[14:23:44] [PASSED] 23 VFs
[14:23:44] [PASSED] 24 VFs
[14:23:44] [PASSED] 25 VFs
[14:23:44] [PASSED] 26 VFs
[14:23:44] [PASSED] 27 VFs
[14:23:44] [PASSED] 28 VFs
[14:23:44] [PASSED] 29 VFs
[14:23:44] [PASSED] 30 VFs
[14:23:44] [PASSED] 31 VFs
[14:23:44] [PASSED] 32 VFs
[14:23:44] [PASSED] 33 VFs
[14:23:44] [PASSED] 34 VFs
[14:23:44] [PASSED] 35 VFs
[14:23:44] [PASSED] 36 VFs
[14:23:44] [PASSED] 37 VFs
[14:23:44] [PASSED] 38 VFs
[14:23:44] [PASSED] 39 VFs
[14:23:44] [PASSED] 40 VFs
[14:23:44] [PASSED] 41 VFs
[14:23:44] [PASSED] 42 VFs
[14:23:44] [PASSED] 43 VFs
[14:23:44] [PASSED] 44 VFs
[14:23:44] [PASSED] 45 VFs
[14:23:44] [PASSED] 46 VFs
[14:23:44] [PASSED] 47 VFs
[14:23:44] [PASSED] 48 VFs
[14:23:44] [PASSED] 49 VFs
[14:23:44] [PASSED] 50 VFs
[14:23:44] [PASSED] 51 VFs
[14:23:44] [PASSED] 52 VFs
[14:23:44] [PASSED] 53 VFs
[14:23:44] [PASSED] 54 VFs
[14:23:44] [PASSED] 55 VFs
[14:23:44] [PASSED] 56 VFs
[14:23:44] [PASSED] 57 VFs
[14:23:44] [PASSED] 58 VFs
[14:23:44] [PASSED] 59 VFs
[14:23:44] [PASSED] 60 VFs
[14:23:44] [PASSED] 61 VFs
[14:23:44] [PASSED] 62 VFs
[14:23:44] [PASSED] 63 VFs
[14:23:44] ==================== [PASSED] fair_vram ====================
[14:23:44] ================== [PASSED] pf_gt_config ===================
[14:23:44] ===================== lmtt (1 subtest) =====================
[14:23:44] ======================== test_ops =========================
[14:23:44] [PASSED] 2-level
[14:23:44] [PASSED] multi-level
[14:23:44] ==================== [PASSED] test_ops =====================
[14:23:44] ====================== [PASSED] lmtt =======================
[14:23:44] ================= pf_service (11 subtests) =================
[14:23:44] [PASSED] pf_negotiate_any
[14:23:44] [PASSED] pf_negotiate_base_match
[14:23:44] [PASSED] pf_negotiate_base_newer
[14:23:44] [PASSED] pf_negotiate_base_next
[14:23:44] [SKIPPED] pf_negotiate_base_older
[14:23:44] [PASSED] pf_negotiate_base_prev
[14:23:44] [PASSED] pf_negotiate_latest_match
[14:23:44] [PASSED] pf_negotiate_latest_newer
[14:23:44] [PASSED] pf_negotiate_latest_next
[14:23:44] [SKIPPED] pf_negotiate_latest_older
[14:23:44] [SKIPPED] pf_negotiate_latest_prev
[14:23:44] =================== [PASSED] pf_service ====================
[14:23:44] ================= xe_guc_g2g (2 subtests) ==================
[14:23:44] ============== xe_live_guc_g2g_kunit_default ==============
[14:23:44] ========= [SKIPPED] xe_live_guc_g2g_kunit_default ==========
[14:23:44] ============== xe_live_guc_g2g_kunit_allmem ===============
[14:23:44] ========== [SKIPPED] xe_live_guc_g2g_kunit_allmem ==========
[14:23:44] =================== [SKIPPED] xe_guc_g2g ===================
[14:23:44] =================== xe_mocs (2 subtests) ===================
[14:23:44] ================ xe_live_mocs_kernel_kunit ================
[14:23:44] =========== [SKIPPED] xe_live_mocs_kernel_kunit ============
[14:23:44] ================ xe_live_mocs_reset_kunit =================
[14:23:44] ============ [SKIPPED] xe_live_mocs_reset_kunit ============
[14:23:44] ==================== [SKIPPED] xe_mocs =====================
[14:23:44] ================= xe_migrate (2 subtests) ==================
[14:23:44] ================= xe_migrate_sanity_kunit =================
[14:23:44] ============ [SKIPPED] xe_migrate_sanity_kunit =============
[14:23:44] ================== xe_validate_ccs_kunit ==================
[14:23:44] ============= [SKIPPED] xe_validate_ccs_kunit ==============
[14:23:44] =================== [SKIPPED] xe_migrate ===================
[14:23:44] ================== xe_dma_buf (1 subtest) ==================
[14:23:44] ==================== xe_dma_buf_kunit =====================
[14:23:44] ================ [SKIPPED] xe_dma_buf_kunit ================
[14:23:44] =================== [SKIPPED] xe_dma_buf ===================
[14:23:44] ================= xe_bo_shrink (1 subtest) =================
[14:23:44] =================== xe_bo_shrink_kunit ====================
[14:23:44] =============== [SKIPPED] xe_bo_shrink_kunit ===============
[14:23:44] ================== [SKIPPED] xe_bo_shrink ==================
[14:23:44] ==================== xe_bo (2 subtests) ====================
[14:23:44] ================== xe_ccs_migrate_kunit ===================
[14:23:44] ============== [SKIPPED] xe_ccs_migrate_kunit ==============
[14:23:44] ==================== xe_bo_evict_kunit ====================
[14:23:44] =============== [SKIPPED] xe_bo_evict_kunit ================
[14:23:44] ===================== [SKIPPED] xe_bo ======================
[14:23:44] ==================== args (13 subtests) ====================
[14:23:44] [PASSED] count_args_test
[14:23:44] [PASSED] call_args_example
[14:23:44] [PASSED] call_args_test
[14:23:44] [PASSED] drop_first_arg_example
[14:23:44] [PASSED] drop_first_arg_test
[14:23:44] [PASSED] first_arg_example
[14:23:44] [PASSED] first_arg_test
[14:23:44] [PASSED] last_arg_example
[14:23:44] [PASSED] last_arg_test
[14:23:44] [PASSED] pick_arg_example
[14:23:44] [PASSED] if_args_example
[14:23:44] [PASSED] if_args_test
[14:23:44] [PASSED] sep_comma_example
[14:23:44] ====================== [PASSED] args =======================
[14:23:44] =================== xe_pci (3 subtests) ====================
[14:23:44] ==================== check_graphics_ip ====================
[14:23:44] [PASSED] 12.00 Xe_LP
[14:23:44] [PASSED] 12.10 Xe_LP+
[14:23:44] [PASSED] 12.55 Xe_HPG
[14:23:44] [PASSED] 12.60 Xe_HPC
[14:23:44] [PASSED] 12.70 Xe_LPG
[14:23:44] [PASSED] 12.71 Xe_LPG
[14:23:44] [PASSED] 12.74 Xe_LPG+
[14:23:44] [PASSED] 20.01 Xe2_HPG
[14:23:44] [PASSED] 20.02 Xe2_HPG
[14:23:44] [PASSED] 20.04 Xe2_LPG
[14:23:44] [PASSED] 30.00 Xe3_LPG
[14:23:44] [PASSED] 30.01 Xe3_LPG
[14:23:44] [PASSED] 30.03 Xe3_LPG
[14:23:44] [PASSED] 30.04 Xe3_LPG
[14:23:44] [PASSED] 30.05 Xe3_LPG
[14:23:44] [PASSED] 35.10 Xe3p_LPG
[14:23:44] [PASSED] 35.11 Xe3p_XPC
[14:23:44] ================ [PASSED] check_graphics_ip ================
[14:23:44] ===================== check_media_ip ======================
[14:23:44] [PASSED] 12.00 Xe_M
[14:23:44] [PASSED] 12.55 Xe_HPM
[14:23:44] [PASSED] 13.00 Xe_LPM+
[14:23:44] [PASSED] 13.01 Xe2_HPM
[14:23:44] [PASSED] 20.00 Xe2_LPM
[14:23:44] [PASSED] 30.00 Xe3_LPM
[14:23:44] [PASSED] 30.02 Xe3_LPM
[14:23:44] [PASSED] 35.00 Xe3p_LPM
[14:23:44] [PASSED] 35.03 Xe3p_HPM
[14:23:44] ================= [PASSED] check_media_ip ==================
[14:23:44] =================== check_platform_desc ===================
[14:23:44] [PASSED] 0x9A60 (TIGERLAKE)
[14:23:44] [PASSED] 0x9A68 (TIGERLAKE)
[14:23:44] [PASSED] 0x9A70 (TIGERLAKE)
[14:23:44] [PASSED] 0x9A40 (TIGERLAKE)
[14:23:44] [PASSED] 0x9A49 (TIGERLAKE)
[14:23:44] [PASSED] 0x9A59 (TIGERLAKE)
[14:23:44] [PASSED] 0x9A78 (TIGERLAKE)
[14:23:44] [PASSED] 0x9AC0 (TIGERLAKE)
[14:23:44] [PASSED] 0x9AC9 (TIGERLAKE)
[14:23:44] [PASSED] 0x9AD9 (TIGERLAKE)
[14:23:44] [PASSED] 0x9AF8 (TIGERLAKE)
[14:23:44] [PASSED] 0x4C80 (ROCKETLAKE)
[14:23:44] [PASSED] 0x4C8A (ROCKETLAKE)
[14:23:44] [PASSED] 0x4C8B (ROCKETLAKE)
[14:23:44] [PASSED] 0x4C8C (ROCKETLAKE)
[14:23:44] [PASSED] 0x4C90 (ROCKETLAKE)
[14:23:44] [PASSED] 0x4C9A (ROCKETLAKE)
[14:23:44] [PASSED] 0x4680 (ALDERLAKE_S)
[14:23:44] [PASSED] 0x4682 (ALDERLAKE_S)
[14:23:44] [PASSED] 0x4688 (ALDERLAKE_S)
[14:23:44] [PASSED] 0x468A (ALDERLAKE_S)
[14:23:44] [PASSED] 0x468B (ALDERLAKE_S)
[14:23:44] [PASSED] 0x4690 (ALDERLAKE_S)
[14:23:44] [PASSED] 0x4692 (ALDERLAKE_S)
[14:23:44] [PASSED] 0x4693 (ALDERLAKE_S)
[14:23:44] [PASSED] 0x46A0 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46A1 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46A2 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46A3 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46A6 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46A8 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46AA (ALDERLAKE_P)
[14:23:44] [PASSED] 0x462A (ALDERLAKE_P)
[14:23:44] [PASSED] 0x4626 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x4628 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46B0 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46B1 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46B2 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46B3 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46C0 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46C1 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46C2 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46C3 (ALDERLAKE_P)
[14:23:44] [PASSED] 0x46D0 (ALDERLAKE_N)
[14:23:44] [PASSED] 0x46D1 (ALDERLAKE_N)
[14:23:44] [PASSED] 0x46D2 (ALDERLAKE_N)
[14:23:44] [PASSED] 0x46D3 (ALDERLAKE_N)
[14:23:44] [PASSED] 0x46D4 (ALDERLAKE_N)
[14:23:44] [PASSED] 0xA721 (ALDERLAKE_P)
[14:23:44] [PASSED] 0xA7A1 (ALDERLAKE_P)
[14:23:44] [PASSED] 0xA7A9 (ALDERLAKE_P)
[14:23:44] [PASSED] 0xA7AC (ALDERLAKE_P)
[14:23:44] [PASSED] 0xA7AD (ALDERLAKE_P)
[14:23:44] [PASSED] 0xA720 (ALDERLAKE_P)
[14:23:44] [PASSED] 0xA7A0 (ALDERLAKE_P)
[14:23:44] [PASSED] 0xA7A8 (ALDERLAKE_P)
[14:23:44] [PASSED] 0xA7AA (ALDERLAKE_P)
[14:23:44] [PASSED] 0xA7AB (ALDERLAKE_P)
[14:23:44] [PASSED] 0xA780 (ALDERLAKE_S)
[14:23:44] [PASSED] 0xA781 (ALDERLAKE_S)
[14:23:44] [PASSED] 0xA782 (ALDERLAKE_S)
[14:23:44] [PASSED] 0xA783 (ALDERLAKE_S)
[14:23:44] [PASSED] 0xA788 (ALDERLAKE_S)
[14:23:44] [PASSED] 0xA789 (ALDERLAKE_S)
[14:23:44] [PASSED] 0xA78A (ALDERLAKE_S)
[14:23:44] [PASSED] 0xA78B (ALDERLAKE_S)
[14:23:44] [PASSED] 0x4905 (DG1)
[14:23:44] [PASSED] 0x4906 (DG1)
[14:23:44] [PASSED] 0x4907 (DG1)
[14:23:44] [PASSED] 0x4908 (DG1)
[14:23:44] [PASSED] 0x4909 (DG1)
[14:23:44] [PASSED] 0x56C0 (DG2)
[14:23:44] [PASSED] 0x56C2 (DG2)
[14:23:44] [PASSED] 0x56C1 (DG2)
[14:23:44] [PASSED] 0x7D51 (METEORLAKE)
[14:23:44] [PASSED] 0x7DD1 (METEORLAKE)
[14:23:44] [PASSED] 0x7D41 (METEORLAKE)
[14:23:44] [PASSED] 0x7D67 (METEORLAKE)
[14:23:44] [PASSED] 0xB640 (METEORLAKE)
[14:23:44] [PASSED] 0x56A0 (DG2)
[14:23:44] [PASSED] 0x56A1 (DG2)
[14:23:44] [PASSED] 0x56A2 (DG2)
[14:23:44] [PASSED] 0x56BE (DG2)
[14:23:44] [PASSED] 0x56BF (DG2)
[14:23:44] [PASSED] 0x5690 (DG2)
[14:23:44] [PASSED] 0x5691 (DG2)
[14:23:44] [PASSED] 0x5692 (DG2)
[14:23:44] [PASSED] 0x56A5 (DG2)
[14:23:44] [PASSED] 0x56A6 (DG2)
[14:23:44] [PASSED] 0x56B0 (DG2)
[14:23:44] [PASSED] 0x56B1 (DG2)
[14:23:44] [PASSED] 0x56BA (DG2)
[14:23:44] [PASSED] 0x56BB (DG2)
[14:23:44] [PASSED] 0x56BC (DG2)
[14:23:44] [PASSED] 0x56BD (DG2)
[14:23:44] [PASSED] 0x5693 (DG2)
[14:23:44] [PASSED] 0x5694 (DG2)
[14:23:44] [PASSED] 0x5695 (DG2)
[14:23:44] [PASSED] 0x56A3 (DG2)
[14:23:44] [PASSED] 0x56A4 (DG2)
[14:23:44] [PASSED] 0x56B2 (DG2)
[14:23:44] [PASSED] 0x56B3 (DG2)
[14:23:44] [PASSED] 0x5696 (DG2)
[14:23:44] [PASSED] 0x5697 (DG2)
[14:23:44] [PASSED] 0xB69 (PVC)
[14:23:44] [PASSED] 0xB6E (PVC)
[14:23:44] [PASSED] 0xBD4 (PVC)
[14:23:44] [PASSED] 0xBD5 (PVC)
[14:23:44] [PASSED] 0xBD6 (PVC)
[14:23:44] [PASSED] 0xBD7 (PVC)
[14:23:44] [PASSED] 0xBD8 (PVC)
[14:23:44] [PASSED] 0xBD9 (PVC)
[14:23:44] [PASSED] 0xBDA (PVC)
[14:23:44] [PASSED] 0xBDB (PVC)
[14:23:44] [PASSED] 0xBE0 (PVC)
[14:23:44] [PASSED] 0xBE1 (PVC)
[14:23:44] [PASSED] 0xBE5 (PVC)
[14:23:44] [PASSED] 0x7D40 (METEORLAKE)
[14:23:44] [PASSED] 0x7D45 (METEORLAKE)
[14:23:44] [PASSED] 0x7D55 (METEORLAKE)
[14:23:44] [PASSED] 0x7D60 (METEORLAKE)
[14:23:44] [PASSED] 0x7DD5 (METEORLAKE)
[14:23:44] [PASSED] 0x6420 (LUNARLAKE)
[14:23:44] [PASSED] 0x64A0 (LUNARLAKE)
[14:23:44] [PASSED] 0x64B0 (LUNARLAKE)
[14:23:44] [PASSED] 0xE202 (BATTLEMAGE)
[14:23:44] [PASSED] 0xE209 (BATTLEMAGE)
[14:23:44] [PASSED] 0xE20B (BATTLEMAGE)
[14:23:44] [PASSED] 0xE20C (BATTLEMAGE)
[14:23:44] [PASSED] 0xE20D (BATTLEMAGE)
[14:23:44] [PASSED] 0xE210 (BATTLEMAGE)
[14:23:44] [PASSED] 0xE211 (BATTLEMAGE)
[14:23:44] [PASSED] 0xE212 (BATTLEMAGE)
[14:23:44] [PASSED] 0xE216 (BATTLEMAGE)
[14:23:44] [PASSED] 0xE220 (BATTLEMAGE)
[14:23:44] [PASSED] 0xE221 (BATTLEMAGE)
[14:23:44] [PASSED] 0xE222 (BATTLEMAGE)
[14:23:44] [PASSED] 0xE223 (BATTLEMAGE)
[14:23:44] [PASSED] 0xB080 (PANTHERLAKE)
[14:23:44] [PASSED] 0xB081 (PANTHERLAKE)
[14:23:44] [PASSED] 0xB082 (PANTHERLAKE)
[14:23:44] [PASSED] 0xB083 (PANTHERLAKE)
[14:23:44] [PASSED] 0xB084 (PANTHERLAKE)
[14:23:44] [PASSED] 0xB085 (PANTHERLAKE)
[14:23:44] [PASSED] 0xB086 (PANTHERLAKE)
[14:23:44] [PASSED] 0xB087 (PANTHERLAKE)
[14:23:44] [PASSED] 0xB08F (PANTHERLAKE)
[14:23:44] [PASSED] 0xB090 (PANTHERLAKE)
[14:23:44] [PASSED] 0xB0A0 (PANTHERLAKE)
[14:23:44] [PASSED] 0xB0B0 (PANTHERLAKE)
[14:23:44] [PASSED] 0xFD80 (PANTHERLAKE)
[14:23:44] [PASSED] 0xFD81 (PANTHERLAKE)
[14:23:44] [PASSED] 0xD740 (NOVALAKE_S)
[14:23:44] [PASSED] 0xD741 (NOVALAKE_S)
[14:23:44] [PASSED] 0xD742 (NOVALAKE_S)
[14:23:44] [PASSED] 0xD743 (NOVALAKE_S)
[14:23:44] [PASSED] 0xD744 (NOVALAKE_S)
[14:23:44] [PASSED] 0xD745 (NOVALAKE_S)
[14:23:44] [PASSED] 0x674C (CRESCENTISLAND)
[14:23:44] [PASSED] 0xD750 (NOVALAKE_P)
[14:23:44] [PASSED] 0xD751 (NOVALAKE_P)
[14:23:44] [PASSED] 0xD752 (NOVALAKE_P)
[14:23:44] [PASSED] 0xD753 (NOVALAKE_P)
[14:23:44] [PASSED] 0xD754 (NOVALAKE_P)
[14:23:44] [PASSED] 0xD755 (NOVALAKE_P)
[14:23:44] [PASSED] 0xD756 (NOVALAKE_P)
[14:23:44] [PASSED] 0xD757 (NOVALAKE_P)
[14:23:44] [PASSED] 0xD75F (NOVALAKE_P)
[14:23:44] =============== [PASSED] check_platform_desc ===============
[14:23:44] ===================== [PASSED] xe_pci ======================
[14:23:44] =================== xe_rtp (2 subtests) ====================
[14:23:44] =============== xe_rtp_process_to_sr_tests ================
[14:23:44] [PASSED] coalesce-same-reg
[14:23:44] [PASSED] no-match-no-add
[14:23:44] [PASSED] match-or
[14:23:44] [PASSED] match-or-xfail
[14:23:44] [PASSED] no-match-no-add-multiple-rules
[14:23:44] [PASSED] two-regs-two-entries
[14:23:44] [PASSED] clr-one-set-other
[14:23:44] [PASSED] set-field
[14:23:44] [PASSED] conflict-duplicate
stty: 'standard input': Inappropriate ioctl for device
[14:23:44] [PASSED] conflict-not-disjoint
[14:23:44] [PASSED] conflict-reg-type
[14:23:44] =========== [PASSED] xe_rtp_process_to_sr_tests ============
[14:23:44] ================== xe_rtp_process_tests ===================
[14:23:44] [PASSED] active1
[14:23:44] [PASSED] active2
[14:23:44] [PASSED] active-inactive
[14:23:44] [PASSED] inactive-active
[14:23:44] [PASSED] inactive-1st_or_active-inactive
[14:23:44] [PASSED] inactive-2nd_or_active-inactive
[14:23:44] [PASSED] inactive-last_or_active-inactive
[14:23:44] [PASSED] inactive-no_or_active-inactive
[14:23:44] ============== [PASSED] xe_rtp_process_tests ===============
[14:23:44] ===================== [PASSED] xe_rtp ======================
[14:23:44] ==================== xe_wa (1 subtest) =====================
[14:23:44] ======================== xe_wa_gt =========================
[14:23:44] [PASSED] TIGERLAKE B0
[14:23:44] [PASSED] DG1 A0
[14:23:44] [PASSED] DG1 B0
[14:23:44] [PASSED] ALDERLAKE_S A0
[14:23:44] [PASSED] ALDERLAKE_S B0
[14:23:44] [PASSED] ALDERLAKE_S C0
[14:23:44] [PASSED] ALDERLAKE_S D0
[14:23:44] [PASSED] ALDERLAKE_P A0
[14:23:44] [PASSED] ALDERLAKE_P B0
[14:23:44] [PASSED] ALDERLAKE_P C0
[14:23:44] [PASSED] ALDERLAKE_S RPLS D0
[14:23:44] [PASSED] ALDERLAKE_P RPLU E0
[14:23:44] [PASSED] DG2 G10 C0
[14:23:44] [PASSED] DG2 G11 B1
[14:23:44] [PASSED] DG2 G12 A1
[14:23:44] [PASSED] METEORLAKE 12.70(Xe_LPG) A0 13.00(Xe_LPM+) A0
[14:23:44] [PASSED] METEORLAKE 12.71(Xe_LPG) A0 13.00(Xe_LPM+) A0
[14:23:44] [PASSED] METEORLAKE 12.74(Xe_LPG+) A0 13.00(Xe_LPM+) A0
[14:23:44] [PASSED] LUNARLAKE 20.04(Xe2_LPG) A0 20.00(Xe2_LPM) A0
[14:23:44] [PASSED] LUNARLAKE 20.04(Xe2_LPG) B0 20.00(Xe2_LPM) A0
[14:23:44] [PASSED] BATTLEMAGE 20.01(Xe2_HPG) A0 13.01(Xe2_HPM) A1
[14:23:44] [PASSED] PANTHERLAKE 30.00(Xe3_LPG) A0 30.00(Xe3_LPM) A0
[14:23:44] ==================== [PASSED] xe_wa_gt =====================
[14:23:44] ====================== [PASSED] xe_wa ======================
[14:23:44] ============================================================
[14:23:44] Testing complete. Ran 597 tests: passed: 579, skipped: 18
[14:23:44] Elapsed time: 35.385s total, 4.178s configuring, 30.540s building, 0.619s running
+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/tests/.kunitconfig
[14:23:44] Configuring KUnit Kernel ...
Regenerating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[14:23:45] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[14:24:10] Starting KUnit Kernel (1/1)...
[14:24:10] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[14:24:10] ============ drm_test_pick_cmdline (2 subtests) ============
[14:24:10] [PASSED] drm_test_pick_cmdline_res_1920_1080_60
[14:24:10] =============== drm_test_pick_cmdline_named ===============
[14:24:10] [PASSED] NTSC
[14:24:10] [PASSED] NTSC-J
[14:24:10] [PASSED] PAL
[14:24:10] [PASSED] PAL-M
[14:24:10] =========== [PASSED] drm_test_pick_cmdline_named ===========
[14:24:10] ============== [PASSED] drm_test_pick_cmdline ==============
[14:24:10] == drm_test_atomic_get_connector_for_encoder (1 subtest) ===
[14:24:10] [PASSED] drm_test_drm_atomic_get_connector_for_encoder
[14:24:10] ==== [PASSED] drm_test_atomic_get_connector_for_encoder ====
[14:24:10] =========== drm_validate_clone_mode (2 subtests) ===========
[14:24:10] ============== drm_test_check_in_clone_mode ===============
[14:24:10] [PASSED] in_clone_mode
[14:24:10] [PASSED] not_in_clone_mode
[14:24:10] ========== [PASSED] drm_test_check_in_clone_mode ===========
[14:24:10] =============== drm_test_check_valid_clones ===============
[14:24:10] [PASSED] not_in_clone_mode
[14:24:10] [PASSED] valid_clone
[14:24:10] [PASSED] invalid_clone
[14:24:10] =========== [PASSED] drm_test_check_valid_clones ===========
[14:24:10] ============= [PASSED] drm_validate_clone_mode =============
[14:24:10] ============= drm_validate_modeset (1 subtest) =============
[14:24:10] [PASSED] drm_test_check_connector_changed_modeset
[14:24:10] ============== [PASSED] drm_validate_modeset ===============
[14:24:10] ====== drm_test_bridge_get_current_state (2 subtests) ======
[14:24:10] [PASSED] drm_test_drm_bridge_get_current_state_atomic
[14:24:10] [PASSED] drm_test_drm_bridge_get_current_state_legacy
[14:24:10] ======== [PASSED] drm_test_bridge_get_current_state ========
[14:24:10] ====== drm_test_bridge_helper_reset_crtc (3 subtests) ======
[14:24:10] [PASSED] drm_test_drm_bridge_helper_reset_crtc_atomic
[14:24:10] [PASSED] drm_test_drm_bridge_helper_reset_crtc_atomic_disabled
[14:24:10] [PASSED] drm_test_drm_bridge_helper_reset_crtc_legacy
[14:24:10] ======== [PASSED] drm_test_bridge_helper_reset_crtc ========
[14:24:10] ============== drm_bridge_alloc (2 subtests) ===============
[14:24:10] [PASSED] drm_test_drm_bridge_alloc_basic
[14:24:10] [PASSED] drm_test_drm_bridge_alloc_get_put
[14:24:10] ================ [PASSED] drm_bridge_alloc =================
[14:24:10] ============= drm_cmdline_parser (40 subtests) =============
[14:24:10] [PASSED] drm_test_cmdline_force_d_only
[14:24:10] [PASSED] drm_test_cmdline_force_D_only_dvi
[14:24:10] [PASSED] drm_test_cmdline_force_D_only_hdmi
[14:24:10] [PASSED] drm_test_cmdline_force_D_only_not_digital
[14:24:10] [PASSED] drm_test_cmdline_force_e_only
[14:24:10] [PASSED] drm_test_cmdline_res
[14:24:10] [PASSED] drm_test_cmdline_res_vesa
[14:24:10] [PASSED] drm_test_cmdline_res_vesa_rblank
[14:24:10] [PASSED] drm_test_cmdline_res_rblank
[14:24:10] [PASSED] drm_test_cmdline_res_bpp
[14:24:10] [PASSED] drm_test_cmdline_res_refresh
[14:24:10] [PASSED] drm_test_cmdline_res_bpp_refresh
[14:24:10] [PASSED] drm_test_cmdline_res_bpp_refresh_interlaced
[14:24:10] [PASSED] drm_test_cmdline_res_bpp_refresh_margins
[14:24:10] [PASSED] drm_test_cmdline_res_bpp_refresh_force_off
[14:24:10] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on
[14:24:10] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on_analog
[14:24:10] [PASSED] drm_test_cmdline_res_bpp_refresh_force_on_digital
[14:24:10] [PASSED] drm_test_cmdline_res_bpp_refresh_interlaced_margins_force_on
[14:24:10] [PASSED] drm_test_cmdline_res_margins_force_on
[14:24:10] [PASSED] drm_test_cmdline_res_vesa_margins
[14:24:10] [PASSED] drm_test_cmdline_name
[14:24:10] [PASSED] drm_test_cmdline_name_bpp
[14:24:10] [PASSED] drm_test_cmdline_name_option
[14:24:10] [PASSED] drm_test_cmdline_name_bpp_option
[14:24:10] [PASSED] drm_test_cmdline_rotate_0
[14:24:10] [PASSED] drm_test_cmdline_rotate_90
[14:24:10] [PASSED] drm_test_cmdline_rotate_180
[14:24:10] [PASSED] drm_test_cmdline_rotate_270
[14:24:10] [PASSED] drm_test_cmdline_hmirror
[14:24:10] [PASSED] drm_test_cmdline_vmirror
[14:24:10] [PASSED] drm_test_cmdline_margin_options
[14:24:10] [PASSED] drm_test_cmdline_multiple_options
[14:24:10] [PASSED] drm_test_cmdline_bpp_extra_and_option
[14:24:10] [PASSED] drm_test_cmdline_extra_and_option
[14:24:10] [PASSED] drm_test_cmdline_freestanding_options
[14:24:10] [PASSED] drm_test_cmdline_freestanding_force_e_and_options
[14:24:10] [PASSED] drm_test_cmdline_panel_orientation
[14:24:10] ================ drm_test_cmdline_invalid =================
[14:24:10] [PASSED] margin_only
[14:24:10] [PASSED] interlace_only
[14:24:10] [PASSED] res_missing_x
[14:24:10] [PASSED] res_missing_y
[14:24:10] [PASSED] res_bad_y
[14:24:10] [PASSED] res_missing_y_bpp
[14:24:10] [PASSED] res_bad_bpp
[14:24:10] [PASSED] res_bad_refresh
[14:24:10] [PASSED] res_bpp_refresh_force_on_off
[14:24:10] [PASSED] res_invalid_mode
[14:24:10] [PASSED] res_bpp_wrong_place_mode
[14:24:10] [PASSED] name_bpp_refresh
[14:24:10] [PASSED] name_refresh
[14:24:10] [PASSED] name_refresh_wrong_mode
[14:24:10] [PASSED] name_refresh_invalid_mode
[14:24:10] [PASSED] rotate_multiple
[14:24:10] [PASSED] rotate_invalid_val
[14:24:10] [PASSED] rotate_truncated
[14:24:10] [PASSED] invalid_option
[14:24:10] [PASSED] invalid_tv_option
[14:24:10] [PASSED] truncated_tv_option
[14:24:10] ============ [PASSED] drm_test_cmdline_invalid =============
[14:24:10] =============== drm_test_cmdline_tv_options ===============
[14:24:10] [PASSED] NTSC
[14:24:10] [PASSED] NTSC_443
[14:24:10] [PASSED] NTSC_J
[14:24:10] [PASSED] PAL
[14:24:10] [PASSED] PAL_M
[14:24:10] [PASSED] PAL_N
[14:24:10] [PASSED] SECAM
[14:24:10] [PASSED] MONO_525
[14:24:10] [PASSED] MONO_625
[14:24:10] =========== [PASSED] drm_test_cmdline_tv_options ===========
[14:24:10] =============== [PASSED] drm_cmdline_parser ================
[14:24:10] ========== drmm_connector_hdmi_init (20 subtests) ==========
[14:24:10] [PASSED] drm_test_connector_hdmi_init_valid
[14:24:10] [PASSED] drm_test_connector_hdmi_init_bpc_8
[14:24:10] [PASSED] drm_test_connector_hdmi_init_bpc_10
[14:24:10] [PASSED] drm_test_connector_hdmi_init_bpc_12
[14:24:10] [PASSED] drm_test_connector_hdmi_init_bpc_invalid
[14:24:10] [PASSED] drm_test_connector_hdmi_init_bpc_null
[14:24:10] [PASSED] drm_test_connector_hdmi_init_formats_empty
[14:24:10] [PASSED] drm_test_connector_hdmi_init_formats_no_rgb
[14:24:10] === drm_test_connector_hdmi_init_formats_yuv420_allowed ===
[14:24:10] [PASSED] supported_formats=0x9 yuv420_allowed=1
[14:24:10] [PASSED] supported_formats=0x9 yuv420_allowed=0
[14:24:10] [PASSED] supported_formats=0x3 yuv420_allowed=1
[14:24:10] [PASSED] supported_formats=0x3 yuv420_allowed=0
[14:24:10] === [PASSED] drm_test_connector_hdmi_init_formats_yuv420_allowed ===
[14:24:10] [PASSED] drm_test_connector_hdmi_init_null_ddc
[14:24:10] [PASSED] drm_test_connector_hdmi_init_null_product
[14:24:10] [PASSED] drm_test_connector_hdmi_init_null_vendor
[14:24:10] [PASSED] drm_test_connector_hdmi_init_product_length_exact
[14:24:10] [PASSED] drm_test_connector_hdmi_init_product_length_too_long
[14:24:10] [PASSED] drm_test_connector_hdmi_init_product_valid
[14:24:10] [PASSED] drm_test_connector_hdmi_init_vendor_length_exact
[14:24:10] [PASSED] drm_test_connector_hdmi_init_vendor_length_too_long
[14:24:10] [PASSED] drm_test_connector_hdmi_init_vendor_valid
[14:24:10] ========= drm_test_connector_hdmi_init_type_valid =========
[14:24:10] [PASSED] HDMI-A
[14:24:10] [PASSED] HDMI-B
[14:24:10] ===== [PASSED] drm_test_connector_hdmi_init_type_valid =====
[14:24:10] ======== drm_test_connector_hdmi_init_type_invalid ========
[14:24:10] [PASSED] Unknown
[14:24:10] [PASSED] VGA
[14:24:10] [PASSED] DVI-I
[14:24:10] [PASSED] DVI-D
[14:24:10] [PASSED] DVI-A
[14:24:10] [PASSED] Composite
[14:24:10] [PASSED] SVIDEO
[14:24:10] [PASSED] LVDS
[14:24:10] [PASSED] Component
[14:24:10] [PASSED] DIN
[14:24:10] [PASSED] DP
[14:24:10] [PASSED] TV
[14:24:10] [PASSED] eDP
[14:24:10] [PASSED] Virtual
[14:24:10] [PASSED] DSI
[14:24:10] [PASSED] DPI
[14:24:10] [PASSED] Writeback
[14:24:10] [PASSED] SPI
[14:24:10] [PASSED] USB
[14:24:10] ==== [PASSED] drm_test_connector_hdmi_init_type_invalid ====
[14:24:10] ============ [PASSED] drmm_connector_hdmi_init =============
[14:24:10] ============= drmm_connector_init (3 subtests) =============
[14:24:10] [PASSED] drm_test_drmm_connector_init
[14:24:10] [PASSED] drm_test_drmm_connector_init_null_ddc
[14:24:10] ========= drm_test_drmm_connector_init_type_valid =========
[14:24:10] [PASSED] Unknown
[14:24:10] [PASSED] VGA
[14:24:10] [PASSED] DVI-I
[14:24:10] [PASSED] DVI-D
[14:24:10] [PASSED] DVI-A
[14:24:10] [PASSED] Composite
[14:24:10] [PASSED] SVIDEO
[14:24:10] [PASSED] LVDS
[14:24:10] [PASSED] Component
[14:24:10] [PASSED] DIN
[14:24:10] [PASSED] DP
[14:24:10] [PASSED] HDMI-A
[14:24:10] [PASSED] HDMI-B
[14:24:10] [PASSED] TV
[14:24:10] [PASSED] eDP
[14:24:10] [PASSED] Virtual
[14:24:10] [PASSED] DSI
[14:24:10] [PASSED] DPI
[14:24:10] [PASSED] Writeback
[14:24:10] [PASSED] SPI
[14:24:10] [PASSED] USB
[14:24:10] ===== [PASSED] drm_test_drmm_connector_init_type_valid =====
[14:24:10] =============== [PASSED] drmm_connector_init ===============
[14:24:10] ========= drm_connector_dynamic_init (6 subtests) ==========
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_init
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_init_null_ddc
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_init_not_added
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_init_properties
[14:24:10] ===== drm_test_drm_connector_dynamic_init_type_valid ======
[14:24:10] [PASSED] Unknown
[14:24:10] [PASSED] VGA
[14:24:10] [PASSED] DVI-I
[14:24:10] [PASSED] DVI-D
[14:24:10] [PASSED] DVI-A
[14:24:10] [PASSED] Composite
[14:24:10] [PASSED] SVIDEO
[14:24:10] [PASSED] LVDS
[14:24:10] [PASSED] Component
[14:24:10] [PASSED] DIN
[14:24:10] [PASSED] DP
[14:24:10] [PASSED] HDMI-A
[14:24:10] [PASSED] HDMI-B
[14:24:10] [PASSED] TV
[14:24:10] [PASSED] eDP
[14:24:10] [PASSED] Virtual
[14:24:10] [PASSED] DSI
[14:24:10] [PASSED] DPI
[14:24:10] [PASSED] Writeback
[14:24:10] [PASSED] SPI
[14:24:10] [PASSED] USB
[14:24:10] = [PASSED] drm_test_drm_connector_dynamic_init_type_valid ==
[14:24:10] ======== drm_test_drm_connector_dynamic_init_name =========
[14:24:10] [PASSED] Unknown
[14:24:10] [PASSED] VGA
[14:24:10] [PASSED] DVI-I
[14:24:10] [PASSED] DVI-D
[14:24:10] [PASSED] DVI-A
[14:24:10] [PASSED] Composite
[14:24:10] [PASSED] SVIDEO
[14:24:10] [PASSED] LVDS
[14:24:10] [PASSED] Component
[14:24:10] [PASSED] DIN
[14:24:10] [PASSED] DP
[14:24:10] [PASSED] HDMI-A
[14:24:10] [PASSED] HDMI-B
[14:24:10] [PASSED] TV
[14:24:10] [PASSED] eDP
[14:24:10] [PASSED] Virtual
[14:24:10] [PASSED] DSI
[14:24:10] [PASSED] DPI
[14:24:10] [PASSED] Writeback
[14:24:10] [PASSED] SPI
[14:24:10] [PASSED] USB
[14:24:10] ==== [PASSED] drm_test_drm_connector_dynamic_init_name =====
[14:24:10] =========== [PASSED] drm_connector_dynamic_init ============
[14:24:10] ==== drm_connector_dynamic_register_early (4 subtests) =====
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_early_on_list
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_early_defer
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_early_no_init
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_early_no_mode_object
[14:24:10] ====== [PASSED] drm_connector_dynamic_register_early =======
[14:24:10] ======= drm_connector_dynamic_register (7 subtests) ========
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_on_list
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_no_defer
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_no_init
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_mode_object
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_sysfs
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_sysfs_name
[14:24:10] [PASSED] drm_test_drm_connector_dynamic_register_debugfs
[14:24:10] ========= [PASSED] drm_connector_dynamic_register ==========
[14:24:10] = drm_connector_attach_broadcast_rgb_property (2 subtests) =
[14:24:10] [PASSED] drm_test_drm_connector_attach_broadcast_rgb_property
[14:24:10] [PASSED] drm_test_drm_connector_attach_broadcast_rgb_property_hdmi_connector
[14:24:10] === [PASSED] drm_connector_attach_broadcast_rgb_property ===
[14:24:10] ========== drm_get_tv_mode_from_name (2 subtests) ==========
[14:24:10] ========== drm_test_get_tv_mode_from_name_valid ===========
[14:24:10] [PASSED] NTSC
[14:24:10] [PASSED] NTSC-443
[14:24:10] [PASSED] NTSC-J
[14:24:10] [PASSED] PAL
[14:24:10] [PASSED] PAL-M
[14:24:10] [PASSED] PAL-N
[14:24:10] [PASSED] SECAM
[14:24:10] [PASSED] Mono
[14:24:10] ====== [PASSED] drm_test_get_tv_mode_from_name_valid =======
[14:24:10] [PASSED] drm_test_get_tv_mode_from_name_truncated
[14:24:10] ============ [PASSED] drm_get_tv_mode_from_name ============
[14:24:10] = drm_test_connector_hdmi_compute_mode_clock (12 subtests) =
[14:24:10] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb
[14:24:10] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_10bpc
[14:24:10] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_10bpc_vic_1
[14:24:10] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_12bpc
[14:24:10] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_12bpc_vic_1
[14:24:10] [PASSED] drm_test_drm_hdmi_compute_mode_clock_rgb_double
[14:24:10] = drm_test_connector_hdmi_compute_mode_clock_yuv420_valid =
[14:24:10] [PASSED] VIC 96
[14:24:10] [PASSED] VIC 97
[14:24:10] [PASSED] VIC 101
[14:24:10] [PASSED] VIC 102
[14:24:10] [PASSED] VIC 106
[14:24:10] [PASSED] VIC 107
[14:24:10] === [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_valid ===
[14:24:10] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_10_bpc
[14:24:10] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv420_12_bpc
[14:24:10] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_8_bpc
[14:24:10] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_10_bpc
[14:24:10] [PASSED] drm_test_connector_hdmi_compute_mode_clock_yuv422_12_bpc
[14:24:10] === [PASSED] drm_test_connector_hdmi_compute_mode_clock ====
[14:24:10] == drm_hdmi_connector_get_broadcast_rgb_name (2 subtests) ==
[14:24:10] === drm_test_drm_hdmi_connector_get_broadcast_rgb_name ====
[14:24:10] [PASSED] Automatic
[14:24:10] [PASSED] Full
[14:24:10] [PASSED] Limited 16:235
[14:24:10] === [PASSED] drm_test_drm_hdmi_connector_get_broadcast_rgb_name ===
[14:24:10] [PASSED] drm_test_drm_hdmi_connector_get_broadcast_rgb_name_invalid
[14:24:10] ==== [PASSED] drm_hdmi_connector_get_broadcast_rgb_name ====
[14:24:10] == drm_hdmi_connector_get_output_format_name (2 subtests) ==
[14:24:10] === drm_test_drm_hdmi_connector_get_output_format_name ====
[14:24:10] [PASSED] RGB
[14:24:10] [PASSED] YUV 4:2:0
[14:24:10] [PASSED] YUV 4:2:2
[14:24:10] [PASSED] YUV 4:4:4
[14:24:10] === [PASSED] drm_test_drm_hdmi_connector_get_output_format_name ===
[14:24:10] [PASSED] drm_test_drm_hdmi_connector_get_output_format_name_invalid
[14:24:10] ==== [PASSED] drm_hdmi_connector_get_output_format_name ====
[14:24:10] ============= drm_damage_helper (21 subtests) ==============
[14:24:10] [PASSED] drm_test_damage_iter_no_damage
[14:24:10] [PASSED] drm_test_damage_iter_no_damage_fractional_src
[14:24:10] [PASSED] drm_test_damage_iter_no_damage_src_moved
[14:24:10] [PASSED] drm_test_damage_iter_no_damage_fractional_src_moved
[14:24:10] [PASSED] drm_test_damage_iter_no_damage_not_visible
[14:24:10] [PASSED] drm_test_damage_iter_no_damage_no_crtc
[14:24:10] [PASSED] drm_test_damage_iter_no_damage_no_fb
[14:24:10] [PASSED] drm_test_damage_iter_simple_damage
[14:24:10] [PASSED] drm_test_damage_iter_single_damage
[14:24:10] [PASSED] drm_test_damage_iter_single_damage_intersect_src
[14:24:10] [PASSED] drm_test_damage_iter_single_damage_outside_src
[14:24:10] [PASSED] drm_test_damage_iter_single_damage_fractional_src
[14:24:10] [PASSED] drm_test_damage_iter_single_damage_intersect_fractional_src
[14:24:10] [PASSED] drm_test_damage_iter_single_damage_outside_fractional_src
[14:24:10] [PASSED] drm_test_damage_iter_single_damage_src_moved
[14:24:10] [PASSED] drm_test_damage_iter_single_damage_fractional_src_moved
[14:24:10] [PASSED] drm_test_damage_iter_damage
[14:24:10] [PASSED] drm_test_damage_iter_damage_one_intersect
[14:24:10] [PASSED] drm_test_damage_iter_damage_one_outside
[14:24:10] [PASSED] drm_test_damage_iter_damage_src_moved
[14:24:10] [PASSED] drm_test_damage_iter_damage_not_visible
[14:24:10] ================ [PASSED] drm_damage_helper ================
[14:24:10] ============== drm_dp_mst_helper (3 subtests) ==============
[14:24:10] ============== drm_test_dp_mst_calc_pbn_mode ==============
[14:24:10] [PASSED] Clock 154000 BPP 30 DSC disabled
[14:24:10] [PASSED] Clock 234000 BPP 30 DSC disabled
[14:24:10] [PASSED] Clock 297000 BPP 24 DSC disabled
[14:24:10] [PASSED] Clock 332880 BPP 24 DSC enabled
[14:24:10] [PASSED] Clock 324540 BPP 24 DSC enabled
[14:24:10] ========== [PASSED] drm_test_dp_mst_calc_pbn_mode ==========
[14:24:10] ============== drm_test_dp_mst_calc_pbn_div ===============
[14:24:10] [PASSED] Link rate 2000000 lane count 4
[14:24:10] [PASSED] Link rate 2000000 lane count 2
[14:24:10] [PASSED] Link rate 2000000 lane count 1
[14:24:10] [PASSED] Link rate 1350000 lane count 4
[14:24:10] [PASSED] Link rate 1350000 lane count 2
[14:24:10] [PASSED] Link rate 1350000 lane count 1
[14:24:10] [PASSED] Link rate 1000000 lane count 4
[14:24:10] [PASSED] Link rate 1000000 lane count 2
[14:24:10] [PASSED] Link rate 1000000 lane count 1
[14:24:10] [PASSED] Link rate 810000 lane count 4
[14:24:10] [PASSED] Link rate 810000 lane count 2
[14:24:10] [PASSED] Link rate 810000 lane count 1
[14:24:10] [PASSED] Link rate 540000 lane count 4
[14:24:10] [PASSED] Link rate 540000 lane count 2
[14:24:10] [PASSED] Link rate 540000 lane count 1
[14:24:10] [PASSED] Link rate 270000 lane count 4
[14:24:10] [PASSED] Link rate 270000 lane count 2
[14:24:10] [PASSED] Link rate 270000 lane count 1
[14:24:10] [PASSED] Link rate 162000 lane count 4
[14:24:10] [PASSED] Link rate 162000 lane count 2
[14:24:10] [PASSED] Link rate 162000 lane count 1
[14:24:10] ========== [PASSED] drm_test_dp_mst_calc_pbn_div ===========
[14:24:10] ========= drm_test_dp_mst_sideband_msg_req_decode =========
[14:24:10] [PASSED] DP_ENUM_PATH_RESOURCES with port number
[14:24:10] [PASSED] DP_POWER_UP_PHY with port number
[14:24:10] [PASSED] DP_POWER_DOWN_PHY with port number
[14:24:10] [PASSED] DP_ALLOCATE_PAYLOAD with SDP stream sinks
[14:24:10] [PASSED] DP_ALLOCATE_PAYLOAD with port number
[14:24:10] [PASSED] DP_ALLOCATE_PAYLOAD with VCPI
[14:24:10] [PASSED] DP_ALLOCATE_PAYLOAD with PBN
[14:24:10] [PASSED] DP_QUERY_PAYLOAD with port number
[14:24:10] [PASSED] DP_QUERY_PAYLOAD with VCPI
[14:24:10] [PASSED] DP_REMOTE_DPCD_READ with port number
[14:24:10] [PASSED] DP_REMOTE_DPCD_READ with DPCD address
[14:24:10] [PASSED] DP_REMOTE_DPCD_READ with max number of bytes
[14:24:10] [PASSED] DP_REMOTE_DPCD_WRITE with port number
[14:24:10] [PASSED] DP_REMOTE_DPCD_WRITE with DPCD address
[14:24:10] [PASSED] DP_REMOTE_DPCD_WRITE with data array
[14:24:10] [PASSED] DP_REMOTE_I2C_READ with port number
[14:24:10] [PASSED] DP_REMOTE_I2C_READ with I2C device ID
[14:24:10] [PASSED] DP_REMOTE_I2C_READ with transactions array
[14:24:10] [PASSED] DP_REMOTE_I2C_WRITE with port number
[14:24:10] [PASSED] DP_REMOTE_I2C_WRITE with I2C device ID
[14:24:10] [PASSED] DP_REMOTE_I2C_WRITE with data array
[14:24:10] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream ID
[14:24:10] [PASSED] DP_QUERY_STREAM_ENC_STATUS with client ID
[14:24:10] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream event
[14:24:10] [PASSED] DP_QUERY_STREAM_ENC_STATUS with valid stream event
[14:24:10] [PASSED] DP_QUERY_STREAM_ENC_STATUS with stream behavior
[14:24:10] [PASSED] DP_QUERY_STREAM_ENC_STATUS with a valid stream behavior
[14:24:10] ===== [PASSED] drm_test_dp_mst_sideband_msg_req_decode =====
[14:24:10] ================ [PASSED] drm_dp_mst_helper ================
[14:24:10] ================== drm_exec (7 subtests) ===================
[14:24:10] [PASSED] sanitycheck
[14:24:10] [PASSED] test_lock
[14:24:10] [PASSED] test_lock_unlock
[14:24:10] [PASSED] test_duplicates
[14:24:10] [PASSED] test_prepare
[14:24:10] [PASSED] test_prepare_array
[14:24:10] [PASSED] test_multiple_loops
[14:24:10] ==================== [PASSED] drm_exec =====================
[14:24:10] =========== drm_format_helper_test (17 subtests) ===========
[14:24:10] ============== drm_test_fb_xrgb8888_to_gray8 ==============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ========== [PASSED] drm_test_fb_xrgb8888_to_gray8 ==========
[14:24:10] ============= drm_test_fb_xrgb8888_to_rgb332 ==============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb332 ==========
[14:24:10] ============= drm_test_fb_xrgb8888_to_rgb565 ==============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb565 ==========
[14:24:10] ============ drm_test_fb_xrgb8888_to_xrgb1555 =============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ======== [PASSED] drm_test_fb_xrgb8888_to_xrgb1555 =========
[14:24:10] ============ drm_test_fb_xrgb8888_to_argb1555 =============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ======== [PASSED] drm_test_fb_xrgb8888_to_argb1555 =========
[14:24:10] ============ drm_test_fb_xrgb8888_to_rgba5551 =============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ======== [PASSED] drm_test_fb_xrgb8888_to_rgba5551 =========
[14:24:10] ============= drm_test_fb_xrgb8888_to_rgb888 ==============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ========= [PASSED] drm_test_fb_xrgb8888_to_rgb888 ==========
[14:24:10] ============= drm_test_fb_xrgb8888_to_bgr888 ==============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ========= [PASSED] drm_test_fb_xrgb8888_to_bgr888 ==========
[14:24:10] ============ drm_test_fb_xrgb8888_to_argb8888 =============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ======== [PASSED] drm_test_fb_xrgb8888_to_argb8888 =========
[14:24:10] =========== drm_test_fb_xrgb8888_to_xrgb2101010 ===========
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ======= [PASSED] drm_test_fb_xrgb8888_to_xrgb2101010 =======
[14:24:10] =========== drm_test_fb_xrgb8888_to_argb2101010 ===========
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ======= [PASSED] drm_test_fb_xrgb8888_to_argb2101010 =======
[14:24:10] ============== drm_test_fb_xrgb8888_to_mono ===============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ========== [PASSED] drm_test_fb_xrgb8888_to_mono ===========
[14:24:10] ==================== drm_test_fb_swab =====================
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ================ [PASSED] drm_test_fb_swab =================
[14:24:10] ============ drm_test_fb_xrgb8888_to_xbgr8888 =============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ======== [PASSED] drm_test_fb_xrgb8888_to_xbgr8888 =========
[14:24:10] ============ drm_test_fb_xrgb8888_to_abgr8888 =============
[14:24:10] [PASSED] single_pixel_source_buffer
[14:24:10] [PASSED] single_pixel_clip_rectangle
[14:24:10] [PASSED] well_known_colors
[14:24:10] [PASSED] destination_pitch
[14:24:10] ======== [PASSED] drm_test_fb_xrgb8888_to_abgr8888 =========
[14:24:10] ================= drm_test_fb_clip_offset =================
[14:24:10] [PASSED] pass through
[14:24:10] [PASSED] horizontal offset
[14:24:10] [PASSED] vertical offset
[14:24:10] [PASSED] horizontal and vertical offset
[14:24:10] [PASSED] horizontal offset (custom pitch)
[14:24:10] [PASSED] vertical offset (custom pitch)
[14:24:10] [PASSED] horizontal and vertical offset (custom pitch)
[14:24:10] ============= [PASSED] drm_test_fb_clip_offset =============
[14:24:10] =================== drm_test_fb_memcpy ====================
[14:24:10] [PASSED] single_pixel_source_buffer: XR24 little-endian (0x34325258)
[14:24:10] [PASSED] single_pixel_source_buffer: XRA8 little-endian (0x38415258)
[14:24:10] [PASSED] single_pixel_source_buffer: YU24 little-endian (0x34325559)
[14:24:10] [PASSED] single_pixel_clip_rectangle: XB24 little-endian (0x34324258)
[14:24:10] [PASSED] single_pixel_clip_rectangle: XRA8 little-endian (0x38415258)
[14:24:10] [PASSED] single_pixel_clip_rectangle: YU24 little-endian (0x34325559)
[14:24:10] [PASSED] well_known_colors: XB24 little-endian (0x34324258)
[14:24:10] [PASSED] well_known_colors: XRA8 little-endian (0x38415258)
[14:24:10] [PASSED] well_known_colors: YU24 little-endian (0x34325559)
[14:24:10] [PASSED] destination_pitch: XB24 little-endian (0x34324258)
[14:24:10] [PASSED] destination_pitch: XRA8 little-endian (0x38415258)
[14:24:10] [PASSED] destination_pitch: YU24 little-endian (0x34325559)
[14:24:10] =============== [PASSED] drm_test_fb_memcpy ================
[14:24:10] ============= [PASSED] drm_format_helper_test ==============
[14:24:10] ================= drm_format (18 subtests) =================
[14:24:10] [PASSED] drm_test_format_block_width_invalid
[14:24:10] [PASSED] drm_test_format_block_width_one_plane
[14:24:10] [PASSED] drm_test_format_block_width_two_plane
[14:24:10] [PASSED] drm_test_format_block_width_three_plane
[14:24:10] [PASSED] drm_test_format_block_width_tiled
[14:24:10] [PASSED] drm_test_format_block_height_invalid
[14:24:10] [PASSED] drm_test_format_block_height_one_plane
[14:24:10] [PASSED] drm_test_format_block_height_two_plane
[14:24:10] [PASSED] drm_test_format_block_height_three_plane
[14:24:10] [PASSED] drm_test_format_block_height_tiled
[14:24:10] [PASSED] drm_test_format_min_pitch_invalid
[14:24:10] [PASSED] drm_test_format_min_pitch_one_plane_8bpp
[14:24:10] [PASSED] drm_test_format_min_pitch_one_plane_16bpp
[14:24:10] [PASSED] drm_test_format_min_pitch_one_plane_24bpp
[14:24:10] [PASSED] drm_test_format_min_pitch_one_plane_32bpp
[14:24:10] [PASSED] drm_test_format_min_pitch_two_plane
[14:24:10] [PASSED] drm_test_format_min_pitch_three_plane_8bpp
[14:24:10] [PASSED] drm_test_format_min_pitch_tiled
[14:24:10] =================== [PASSED] drm_format ====================
[14:24:10] ============== drm_framebuffer (10 subtests) ===============
[14:24:10] ========== drm_test_framebuffer_check_src_coords ==========
[14:24:10] [PASSED] Success: source fits into fb
[14:24:10] [PASSED] Fail: overflowing fb with x-axis coordinate
[14:24:10] [PASSED] Fail: overflowing fb with y-axis coordinate
[14:24:10] [PASSED] Fail: overflowing fb with source width
[14:24:10] [PASSED] Fail: overflowing fb with source height
[14:24:10] ====== [PASSED] drm_test_framebuffer_check_src_coords ======
[14:24:10] [PASSED] drm_test_framebuffer_cleanup
[14:24:10] =============== drm_test_framebuffer_create ===============
[14:24:10] [PASSED] ABGR8888 normal sizes
[14:24:10] [PASSED] ABGR8888 max sizes
[14:24:10] [PASSED] ABGR8888 pitch greater than min required
[14:24:10] [PASSED] ABGR8888 pitch less than min required
[14:24:10] [PASSED] ABGR8888 Invalid width
[14:24:10] [PASSED] ABGR8888 Invalid buffer handle
[14:24:10] [PASSED] No pixel format
[14:24:10] [PASSED] ABGR8888 Width 0
[14:24:10] [PASSED] ABGR8888 Height 0
[14:24:10] [PASSED] ABGR8888 Out of bound height * pitch combination
[14:24:10] [PASSED] ABGR8888 Large buffer offset
[14:24:10] [PASSED] ABGR8888 Buffer offset for inexistent plane
[14:24:10] [PASSED] ABGR8888 Invalid flag
[14:24:10] [PASSED] ABGR8888 Set DRM_MODE_FB_MODIFIERS without modifiers
[14:24:10] [PASSED] ABGR8888 Valid buffer modifier
[14:24:10] [PASSED] ABGR8888 Invalid buffer modifier(DRM_FORMAT_MOD_SAMSUNG_64_32_TILE)
[14:24:10] [PASSED] ABGR8888 Extra pitches without DRM_MODE_FB_MODIFIERS
[14:24:10] [PASSED] ABGR8888 Extra pitches with DRM_MODE_FB_MODIFIERS
[14:24:10] [PASSED] NV12 Normal sizes
[14:24:10] [PASSED] NV12 Max sizes
[14:24:10] [PASSED] NV12 Invalid pitch
[14:24:10] [PASSED] NV12 Invalid modifier/missing DRM_MODE_FB_MODIFIERS flag
[14:24:10] [PASSED] NV12 different modifier per-plane
[14:24:10] [PASSED] NV12 with DRM_FORMAT_MOD_SAMSUNG_64_32_TILE
[14:24:10] [PASSED] NV12 Valid modifiers without DRM_MODE_FB_MODIFIERS
[14:24:10] [PASSED] NV12 Modifier for inexistent plane
[14:24:10] [PASSED] NV12 Handle for inexistent plane
[14:24:10] [PASSED] NV12 Handle for inexistent plane without DRM_MODE_FB_MODIFIERS
[14:24:10] [PASSED] YVU420 DRM_MODE_FB_MODIFIERS set without modifier
[14:24:10] [PASSED] YVU420 Normal sizes
[14:24:10] [PASSED] YVU420 Max sizes
[14:24:10] [PASSED] YVU420 Invalid pitch
[14:24:10] [PASSED] YVU420 Different pitches
[14:24:10] [PASSED] YVU420 Different buffer offsets/pitches
[14:24:10] [PASSED] YVU420 Modifier set just for plane 0, without DRM_MODE_FB_MODIFIERS
[14:24:10] [PASSED] YVU420 Modifier set just for planes 0, 1, without DRM_MODE_FB_MODIFIERS
[14:24:10] [PASSED] YVU420 Modifier set just for plane 0, 1, with DRM_MODE_FB_MODIFIERS
[14:24:10] [PASSED] YVU420 Valid modifier
[14:24:10] [PASSED] YVU420 Different modifiers per plane
[14:24:10] [PASSED] YVU420 Modifier for inexistent plane
[14:24:10] [PASSED] YUV420_10BIT Invalid modifier(DRM_FORMAT_MOD_LINEAR)
[14:24:10] [PASSED] X0L2 Normal sizes
[14:24:10] [PASSED] X0L2 Max sizes
[14:24:10] [PASSED] X0L2 Invalid pitch
[14:24:10] [PASSED] X0L2 Pitch greater than minimum required
[14:24:10] [PASSED] X0L2 Handle for inexistent plane
[14:24:10] [PASSED] X0L2 Offset for inexistent plane, without DRM_MODE_FB_MODIFIERS set
[14:24:10] [PASSED] X0L2 Modifier without DRM_MODE_FB_MODIFIERS set
[14:24:10] [PASSED] X0L2 Valid modifier
[14:24:10] [PASSED] X0L2 Modifier for inexistent plane
[14:24:10] =========== [PASSED] drm_test_framebuffer_create ===========
[14:24:10] [PASSED] drm_test_framebuffer_free
[14:24:10] [PASSED] drm_test_framebuffer_init
[14:24:10] [PASSED] drm_test_framebuffer_init_bad_format
[14:24:10] [PASSED] drm_test_framebuffer_init_dev_mismatch
[14:24:10] [PASSED] drm_test_framebuffer_lookup
[14:24:10] [PASSED] drm_test_framebuffer_lookup_inexistent
[14:24:10] [PASSED] drm_test_framebuffer_modifiers_not_supported
[14:24:10] ================= [PASSED] drm_framebuffer =================
[14:24:10] ================ drm_gem_shmem (8 subtests) ================
[14:24:10] [PASSED] drm_gem_shmem_test_obj_create
[14:24:10] [PASSED] drm_gem_shmem_test_obj_create_private
[14:24:10] [PASSED] drm_gem_shmem_test_pin_pages
[14:24:10] [PASSED] drm_gem_shmem_test_vmap
[14:24:10] [PASSED] drm_gem_shmem_test_get_sg_table
[14:24:10] [PASSED] drm_gem_shmem_test_get_pages_sgt
[14:24:10] [PASSED] drm_gem_shmem_test_madvise
[14:24:10] [PASSED] drm_gem_shmem_test_purge
[14:24:10] ================== [PASSED] drm_gem_shmem ==================
[14:24:10] === drm_atomic_helper_connector_hdmi_check (27 subtests) ===
[14:24:10] [PASSED] drm_test_check_broadcast_rgb_auto_cea_mode
[14:24:10] [PASSED] drm_test_check_broadcast_rgb_auto_cea_mode_vic_1
[14:24:10] [PASSED] drm_test_check_broadcast_rgb_full_cea_mode
[14:24:10] [PASSED] drm_test_check_broadcast_rgb_full_cea_mode_vic_1
[14:24:10] [PASSED] drm_test_check_broadcast_rgb_limited_cea_mode
[14:24:10] [PASSED] drm_test_check_broadcast_rgb_limited_cea_mode_vic_1
[14:24:10] ====== drm_test_check_broadcast_rgb_cea_mode_yuv420 =======
[14:24:10] [PASSED] Automatic
[14:24:10] [PASSED] Full
[14:24:10] [PASSED] Limited 16:235
[14:24:10] == [PASSED] drm_test_check_broadcast_rgb_cea_mode_yuv420 ===
[14:24:10] [PASSED] drm_test_check_broadcast_rgb_crtc_mode_changed
[14:24:10] [PASSED] drm_test_check_broadcast_rgb_crtc_mode_not_changed
[14:24:10] [PASSED] drm_test_check_disable_connector
[14:24:10] [PASSED] drm_test_check_hdmi_funcs_reject_rate
[14:24:10] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_rgb
[14:24:10] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_yuv420
[14:24:10] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_ignore_yuv422
[14:24:10] [PASSED] drm_test_check_max_tmds_rate_bpc_fallback_ignore_yuv420
[14:24:10] [PASSED] drm_test_check_driver_unsupported_fallback_yuv420
[14:24:10] [PASSED] drm_test_check_output_bpc_crtc_mode_changed
[14:24:10] [PASSED] drm_test_check_output_bpc_crtc_mode_not_changed
[14:24:10] [PASSED] drm_test_check_output_bpc_dvi
[14:24:10] [PASSED] drm_test_check_output_bpc_format_vic_1
[14:24:10] [PASSED] drm_test_check_output_bpc_format_display_8bpc_only
[14:24:10] [PASSED] drm_test_check_output_bpc_format_display_rgb_only
[14:24:10] [PASSED] drm_test_check_output_bpc_format_driver_8bpc_only
[14:24:10] [PASSED] drm_test_check_output_bpc_format_driver_rgb_only
[14:24:10] [PASSED] drm_test_check_tmds_char_rate_rgb_8bpc
[14:24:10] [PASSED] drm_test_check_tmds_char_rate_rgb_10bpc
[14:24:10] [PASSED] drm_test_check_tmds_char_rate_rgb_12bpc
[14:24:10] ===== [PASSED] drm_atomic_helper_connector_hdmi_check ======
[14:24:10] === drm_atomic_helper_connector_hdmi_reset (6 subtests) ====
[14:24:10] [PASSED] drm_test_check_broadcast_rgb_value
[14:24:10] [PASSED] drm_test_check_bpc_8_value
[14:24:10] [PASSED] drm_test_check_bpc_10_value
[14:24:10] [PASSED] drm_test_check_bpc_12_value
[14:24:10] [PASSED] drm_test_check_format_value
[14:24:10] [PASSED] drm_test_check_tmds_char_value
[14:24:10] ===== [PASSED] drm_atomic_helper_connector_hdmi_reset ======
[14:24:10] = drm_atomic_helper_connector_hdmi_mode_valid (4 subtests) =
[14:24:10] [PASSED] drm_test_check_mode_valid
[14:24:10] [PASSED] drm_test_check_mode_valid_reject
[14:24:10] [PASSED] drm_test_check_mode_valid_reject_rate
[14:24:10] [PASSED] drm_test_check_mode_valid_reject_max_clock
[14:24:10] === [PASSED] drm_atomic_helper_connector_hdmi_mode_valid ===
[14:24:10] = drm_atomic_helper_connector_hdmi_infoframes (5 subtests) =
[14:24:10] [PASSED] drm_test_check_infoframes
[14:24:10] [PASSED] drm_test_check_reject_avi_infoframe
[14:24:10] [PASSED] drm_test_check_reject_hdr_infoframe_bpc_8
[14:24:10] [PASSED] drm_test_check_reject_hdr_infoframe_bpc_10
[14:24:10] [PASSED] drm_test_check_reject_audio_infoframe
[14:24:10] === [PASSED] drm_atomic_helper_connector_hdmi_infoframes ===
[14:24:10] ================= drm_managed (2 subtests) =================
[14:24:10] [PASSED] drm_test_managed_release_action
[14:24:10] [PASSED] drm_test_managed_run_action
[14:24:10] =================== [PASSED] drm_managed ===================
[14:24:10] =================== drm_mm (6 subtests) ====================
[14:24:10] [PASSED] drm_test_mm_init
[14:24:10] [PASSED] drm_test_mm_debug
[14:24:10] [PASSED] drm_test_mm_align32
[14:24:10] [PASSED] drm_test_mm_align64
[14:24:10] [PASSED] drm_test_mm_lowest
[14:24:10] [PASSED] drm_test_mm_highest
[14:24:10] ===================== [PASSED] drm_mm ======================
[14:24:10] ============= drm_modes_analog_tv (5 subtests) =============
[14:24:10] [PASSED] drm_test_modes_analog_tv_mono_576i
[14:24:10] [PASSED] drm_test_modes_analog_tv_ntsc_480i
[14:24:10] [PASSED] drm_test_modes_analog_tv_ntsc_480i_inlined
[14:24:10] [PASSED] drm_test_modes_analog_tv_pal_576i
[14:24:10] [PASSED] drm_test_modes_analog_tv_pal_576i_inlined
[14:24:10] =============== [PASSED] drm_modes_analog_tv ===============
[14:24:10] ============== drm_plane_helper (2 subtests) ===============
[14:24:10] =============== drm_test_check_plane_state ================
[14:24:10] [PASSED] clipping_simple
[14:24:10] [PASSED] clipping_rotate_reflect
[14:24:10] [PASSED] positioning_simple
[14:24:10] [PASSED] upscaling
[14:24:10] [PASSED] downscaling
[14:24:10] [PASSED] rounding1
[14:24:10] [PASSED] rounding2
[14:24:10] [PASSED] rounding3
[14:24:10] [PASSED] rounding4
[14:24:10] =========== [PASSED] drm_test_check_plane_state ============
[14:24:10] =========== drm_test_check_invalid_plane_state ============
[14:24:10] [PASSED] positioning_invalid
[14:24:10] [PASSED] upscaling_invalid
[14:24:10] [PASSED] downscaling_invalid
[14:24:10] ======= [PASSED] drm_test_check_invalid_plane_state ========
[14:24:10] ================ [PASSED] drm_plane_helper =================
[14:24:10] ====== drm_connector_helper_tv_get_modes (1 subtest) =======
[14:24:10] ====== drm_test_connector_helper_tv_get_modes_check =======
[14:24:10] [PASSED] None
[14:24:10] [PASSED] PAL
[14:24:10] [PASSED] NTSC
[14:24:10] [PASSED] Both, NTSC Default
[14:24:10] [PASSED] Both, PAL Default
[14:24:10] [PASSED] Both, NTSC Default, with PAL on command-line
[14:24:10] [PASSED] Both, PAL Default, with NTSC on command-line
[14:24:10] == [PASSED] drm_test_connector_helper_tv_get_modes_check ===
[14:24:10] ======== [PASSED] drm_connector_helper_tv_get_modes ========
[14:24:10] ================== drm_rect (9 subtests) ===================
[14:24:10] [PASSED] drm_test_rect_clip_scaled_div_by_zero
[14:24:10] [PASSED] drm_test_rect_clip_scaled_not_clipped
[14:24:10] [PASSED] drm_test_rect_clip_scaled_clipped
[14:24:10] [PASSED] drm_test_rect_clip_scaled_signed_vs_unsigned
[14:24:10] ================= drm_test_rect_intersect =================
[14:24:10] [PASSED] top-left x bottom-right: 2x2+1+1 x 2x2+0+0
[14:24:10] [PASSED] top-right x bottom-left: 2x2+0+0 x 2x2+1-1
[14:24:10] [PASSED] bottom-left x top-right: 2x2+1-1 x 2x2+0+0
[14:24:10] [PASSED] bottom-right x top-left: 2x2+0+0 x 2x2+1+1
[14:24:10] [PASSED] right x left: 2x1+0+0 x 3x1+1+0
[14:24:10] [PASSED] left x right: 3x1+1+0 x 2x1+0+0
[14:24:10] [PASSED] up x bottom: 1x2+0+0 x 1x3+0-1
[14:24:10] [PASSED] bottom x up: 1x3+0-1 x 1x2+0+0
[14:24:10] [PASSED] touching corner: 1x1+0+0 x 2x2+1+1
[14:24:10] [PASSED] touching side: 1x1+0+0 x 1x1+1+0
[14:24:10] [PASSED] equal rects: 2x2+0+0 x 2x2+0+0
[14:24:10] [PASSED] inside another: 2x2+0+0 x 1x1+1+1
[14:24:10] [PASSED] far away: 1x1+0+0 x 1x1+3+6
[14:24:10] [PASSED] points intersecting: 0x0+5+10 x 0x0+5+10
[14:24:10] [PASSED] points not intersecting: 0x0+0+0 x 0x0+5+10
[14:24:10] ============= [PASSED] drm_test_rect_intersect =============
[14:24:10] ================ drm_test_rect_calc_hscale ================
[14:24:10] [PASSED] normal use
[14:24:10] [PASSED] out of max range
[14:24:10] [PASSED] out of min range
[14:24:10] [PASSED] zero dst
[14:24:10] [PASSED] negative src
[14:24:10] [PASSED] negative dst
[14:24:10] ============ [PASSED] drm_test_rect_calc_hscale ============
[14:24:10] ================ drm_test_rect_calc_vscale ================
[14:24:10] [PASSED] normal use
[14:24:10] [PASSED] out of max range
[14:24:10] [PASSED] out of min range
[14:24:10] [PASSED] zero dst
[14:24:10] [PASSED] negative src
[14:24:10] [PASSED] negative dst
stty: 'standard input': Inappropriate ioctl for device
[14:24:10] ============ [PASSED] drm_test_rect_calc_vscale ============
[14:24:10] ================== drm_test_rect_rotate ===================
[14:24:10] [PASSED] reflect-x
[14:24:10] [PASSED] reflect-y
[14:24:10] [PASSED] rotate-0
[14:24:10] [PASSED] rotate-90
[14:24:10] [PASSED] rotate-180
[14:24:10] [PASSED] rotate-270
[14:24:10] ============== [PASSED] drm_test_rect_rotate ===============
[14:24:10] ================ drm_test_rect_rotate_inv =================
[14:24:10] [PASSED] reflect-x
[14:24:10] [PASSED] reflect-y
[14:24:10] [PASSED] rotate-0
[14:24:10] [PASSED] rotate-90
[14:24:10] [PASSED] rotate-180
[14:24:10] [PASSED] rotate-270
[14:24:10] ============ [PASSED] drm_test_rect_rotate_inv =============
[14:24:10] ==================== [PASSED] drm_rect =====================
[14:24:10] ============ drm_sysfb_modeset_test (1 subtest) ============
[14:24:10] ============ drm_test_sysfb_build_fourcc_list =============
[14:24:10] [PASSED] no native formats
[14:24:10] [PASSED] XRGB8888 as native format
[14:24:10] [PASSED] remove duplicates
[14:24:10] [PASSED] convert alpha formats
[14:24:10] [PASSED] random formats
[14:24:10] ======== [PASSED] drm_test_sysfb_build_fourcc_list =========
[14:24:10] ============= [PASSED] drm_sysfb_modeset_test ==============
[14:24:10] ================== drm_fixp (2 subtests) ===================
[14:24:10] [PASSED] drm_test_int2fixp
[14:24:10] [PASSED] drm_test_sm2fixp
[14:24:10] ==================== [PASSED] drm_fixp =====================
[14:24:10] ============================================================
[14:24:10] Testing complete. Ran 621 tests: passed: 621
[14:24:10] Elapsed time: 25.985s total, 1.632s configuring, 24.183s building, 0.135s running
+ /kernel/tools/testing/kunit/kunit.py run --kunitconfig /kernel/drivers/gpu/drm/ttm/tests/.kunitconfig
[14:24:10] Configuring KUnit Kernel ...
Regenerating .config ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
[14:24:12] Building KUnit Kernel ...
Populating config with:
$ make ARCH=um O=.kunit olddefconfig
Building with:
$ make all compile_commands.json scripts_gdb ARCH=um O=.kunit --jobs=48
[14:24:21] Starting KUnit Kernel (1/1)...
[14:24:21] ============================================================
Running tests with:
$ .kunit/linux kunit.enable=1 mem=1G console=tty kunit_shutdown=halt
[14:24:21] ================= ttm_device (5 subtests) ==================
[14:24:21] [PASSED] ttm_device_init_basic
[14:24:21] [PASSED] ttm_device_init_multiple
[14:24:21] [PASSED] ttm_device_fini_basic
[14:24:21] [PASSED] ttm_device_init_no_vma_man
[14:24:21] ================== ttm_device_init_pools ==================
[14:24:21] [PASSED] No DMA allocations, no DMA32 required
[14:24:21] [PASSED] DMA allocations, DMA32 required
[14:24:21] [PASSED] No DMA allocations, DMA32 required
[14:24:21] [PASSED] DMA allocations, no DMA32 required
[14:24:21] ============== [PASSED] ttm_device_init_pools ==============
[14:24:21] =================== [PASSED] ttm_device ====================
[14:24:21] ================== ttm_pool (8 subtests) ===================
[14:24:21] ================== ttm_pool_alloc_basic ===================
[14:24:21] [PASSED] One page
[14:24:21] [PASSED] More than one page
[14:24:21] [PASSED] Above the allocation limit
[14:24:21] [PASSED] One page, with coherent DMA mappings enabled
[14:24:21] [PASSED] Above the allocation limit, with coherent DMA mappings enabled
[14:24:21] ============== [PASSED] ttm_pool_alloc_basic ===============
[14:24:21] ============== ttm_pool_alloc_basic_dma_addr ==============
[14:24:21] [PASSED] One page
[14:24:21] [PASSED] More than one page
[14:24:21] [PASSED] Above the allocation limit
[14:24:21] [PASSED] One page, with coherent DMA mappings enabled
[14:24:21] [PASSED] Above the allocation limit, with coherent DMA mappings enabled
[14:24:21] ========== [PASSED] ttm_pool_alloc_basic_dma_addr ==========
[14:24:21] [PASSED] ttm_pool_alloc_order_caching_match
[14:24:21] [PASSED] ttm_pool_alloc_caching_mismatch
[14:24:21] [PASSED] ttm_pool_alloc_order_mismatch
[14:24:21] [PASSED] ttm_pool_free_dma_alloc
[14:24:21] [PASSED] ttm_pool_free_no_dma_alloc
[14:24:21] [PASSED] ttm_pool_fini_basic
[14:24:21] ==================== [PASSED] ttm_pool =====================
[14:24:21] ================ ttm_resource (8 subtests) =================
[14:24:21] ================= ttm_resource_init_basic =================
[14:24:21] [PASSED] Init resource in TTM_PL_SYSTEM
[14:24:21] [PASSED] Init resource in TTM_PL_VRAM
[14:24:21] [PASSED] Init resource in a private placement
[14:24:21] [PASSED] Init resource in TTM_PL_SYSTEM, set placement flags
[14:24:21] ============= [PASSED] ttm_resource_init_basic =============
[14:24:21] [PASSED] ttm_resource_init_pinned
[14:24:21] [PASSED] ttm_resource_fini_basic
[14:24:21] [PASSED] ttm_resource_manager_init_basic
[14:24:21] [PASSED] ttm_resource_manager_usage_basic
[14:24:21] [PASSED] ttm_resource_manager_set_used_basic
[14:24:21] [PASSED] ttm_sys_man_alloc_basic
[14:24:21] [PASSED] ttm_sys_man_free_basic
[14:24:21] ================== [PASSED] ttm_resource ===================
[14:24:21] =================== ttm_tt (15 subtests) ===================
[14:24:21] ==================== ttm_tt_init_basic ====================
[14:24:21] [PASSED] Page-aligned size
[14:24:21] [PASSED] Extra pages requested
[14:24:21] ================ [PASSED] ttm_tt_init_basic ================
[14:24:21] [PASSED] ttm_tt_init_misaligned
[14:24:21] [PASSED] ttm_tt_fini_basic
[14:24:21] [PASSED] ttm_tt_fini_sg
[14:24:21] [PASSED] ttm_tt_fini_shmem
[14:24:21] [PASSED] ttm_tt_create_basic
[14:24:21] [PASSED] ttm_tt_create_invalid_bo_type
[14:24:21] [PASSED] ttm_tt_create_ttm_exists
[14:24:21] [PASSED] ttm_tt_create_failed
[14:24:21] [PASSED] ttm_tt_destroy_basic
[14:24:21] [PASSED] ttm_tt_populate_null_ttm
[14:24:21] [PASSED] ttm_tt_populate_populated_ttm
[14:24:21] [PASSED] ttm_tt_unpopulate_basic
[14:24:21] [PASSED] ttm_tt_unpopulate_empty_ttm
[14:24:21] [PASSED] ttm_tt_swapin_basic
[14:24:21] ===================== [PASSED] ttm_tt ======================
[14:24:21] =================== ttm_bo (14 subtests) ===================
[14:24:21] =========== ttm_bo_reserve_optimistic_no_ticket ===========
[14:24:21] [PASSED] Cannot be interrupted and sleeps
[14:24:21] [PASSED] Cannot be interrupted, locks straight away
[14:24:21] [PASSED] Can be interrupted, sleeps
[14:24:21] ======= [PASSED] ttm_bo_reserve_optimistic_no_ticket =======
[14:24:21] [PASSED] ttm_bo_reserve_locked_no_sleep
[14:24:21] [PASSED] ttm_bo_reserve_no_wait_ticket
[14:24:21] [PASSED] ttm_bo_reserve_double_resv
[14:24:21] [PASSED] ttm_bo_reserve_interrupted
[14:24:21] [PASSED] ttm_bo_reserve_deadlock
[14:24:21] [PASSED] ttm_bo_unreserve_basic
[14:24:21] [PASSED] ttm_bo_unreserve_pinned
[14:24:21] [PASSED] ttm_bo_unreserve_bulk
[14:24:21] [PASSED] ttm_bo_fini_basic
[14:24:21] [PASSED] ttm_bo_fini_shared_resv
[14:24:21] [PASSED] ttm_bo_pin_basic
[14:24:21] [PASSED] ttm_bo_pin_unpin_resource
[14:24:21] [PASSED] ttm_bo_multiple_pin_one_unpin
[14:24:21] ===================== [PASSED] ttm_bo ======================
[14:24:21] ============== ttm_bo_validate (21 subtests) ===============
[14:24:21] ============== ttm_bo_init_reserved_sys_man ===============
[14:24:21] [PASSED] Buffer object for userspace
[14:24:21] [PASSED] Kernel buffer object
[14:24:21] [PASSED] Shared buffer object
[14:24:21] ========== [PASSED] ttm_bo_init_reserved_sys_man ===========
[14:24:21] ============== ttm_bo_init_reserved_mock_man ==============
[14:24:21] [PASSED] Buffer object for userspace
[14:24:21] [PASSED] Kernel buffer object
[14:24:21] [PASSED] Shared buffer object
[14:24:21] ========== [PASSED] ttm_bo_init_reserved_mock_man ==========
[14:24:21] [PASSED] ttm_bo_init_reserved_resv
[14:24:21] ================== ttm_bo_validate_basic ==================
[14:24:21] [PASSED] Buffer object for userspace
[14:24:21] [PASSED] Kernel buffer object
[14:24:21] [PASSED] Shared buffer object
[14:24:21] ============== [PASSED] ttm_bo_validate_basic ==============
[14:24:21] [PASSED] ttm_bo_validate_invalid_placement
[14:24:21] ============= ttm_bo_validate_same_placement ==============
[14:24:21] [PASSED] System manager
[14:24:21] [PASSED] VRAM manager
[14:24:21] ========= [PASSED] ttm_bo_validate_same_placement ==========
[14:24:21] [PASSED] ttm_bo_validate_failed_alloc
[14:24:21] [PASSED] ttm_bo_validate_pinned
[14:24:21] [PASSED] ttm_bo_validate_busy_placement
[14:24:21] ================ ttm_bo_validate_multihop =================
[14:24:21] [PASSED] Buffer object for userspace
[14:24:21] [PASSED] Kernel buffer object
[14:24:21] [PASSED] Shared buffer object
[14:24:21] ============ [PASSED] ttm_bo_validate_multihop =============
[14:24:21] ========== ttm_bo_validate_no_placement_signaled ==========
[14:24:21] [PASSED] Buffer object in system domain, no page vector
[14:24:21] [PASSED] Buffer object in system domain with an existing page vector
[14:24:21] ====== [PASSED] ttm_bo_validate_no_placement_signaled ======
[14:24:21] ======== ttm_bo_validate_no_placement_not_signaled ========
[14:24:21] [PASSED] Buffer object for userspace
[14:24:21] [PASSED] Kernel buffer object
[14:24:21] [PASSED] Shared buffer object
[14:24:21] ==== [PASSED] ttm_bo_validate_no_placement_not_signaled ====
[14:24:21] [PASSED] ttm_bo_validate_move_fence_signaled
[14:24:21] ========= ttm_bo_validate_move_fence_not_signaled =========
[14:24:21] [PASSED] Waits for GPU
[14:24:21] [PASSED] Tries to lock straight away
[14:24:21] ===== [PASSED] ttm_bo_validate_move_fence_not_signaled =====
[14:24:21] [PASSED] ttm_bo_validate_happy_evict
[14:24:21] [PASSED] ttm_bo_validate_all_pinned_evict
[14:24:21] [PASSED] ttm_bo_validate_allowed_only_evict
[14:24:21] [PASSED] ttm_bo_validate_deleted_evict
[14:24:21] [PASSED] ttm_bo_validate_busy_domain_evict
[14:24:21] [PASSED] ttm_bo_validate_evict_gutting
[14:24:21] [PASSED] ttm_bo_validate_recrusive_evict
stty: 'standard input': Inappropriate ioctl for device
[14:24:21] ================= [PASSED] ttm_bo_validate =================
[14:24:21] ============================================================
[14:24:21] Testing complete. Ran 101 tests: passed: 101
[14:24:21] Elapsed time: 11.240s total, 1.658s configuring, 9.367s building, 0.180s running
+ cleanup
++ stat -c %u:%g /kernel
+ chown -R 1003:1003 /kernel
^ permalink raw reply [flat|nested] 16+ messages in thread* ✓ Xe.CI.BAT: success for PSR/PR Selective Fetch Early Transport fixes (rev2)
2026-03-03 12:54 [PATCH v2 0/4] PSR/PR Selective Fetch Early Transport fixes Jouni Högander
` (5 preceding siblings ...)
2026-03-03 14:24 ` ✓ CI.KUnit: success " Patchwork
@ 2026-03-03 15:20 ` Patchwork
2026-03-04 1:53 ` ✗ Xe.CI.FULL: failure " Patchwork
7 siblings, 0 replies; 16+ messages in thread
From: Patchwork @ 2026-03-03 15:20 UTC (permalink / raw)
To: Jouni Högander; +Cc: intel-xe
[-- Attachment #1: Type: text/plain, Size: 2287 bytes --]
== Series Details ==
Series: PSR/PR Selective Fetch Early Transport fixes (rev2)
URL : https://patchwork.freedesktop.org/series/161835/
State : success
== Summary ==
CI Bug Log - changes from xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603_BAT -> xe-pw-161835v2_BAT
====================================================
Summary
-------
**SUCCESS**
No regressions found.
Participating hosts (14 -> 14)
------------------------------
No changes in participating hosts
Known issues
------------
Here are the changes found in xe-pw-161835v2_BAT that come from known issues:
### IGT changes ###
#### Possible fixes ####
* igt@sriov_basic@enable-vfs-autoprobe-on:
- bat-bmg-2: [DMESG-WARN][1] ([Intel XE#7433]) -> [PASS][2] +3 other tests pass
[1]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/bat-bmg-2/igt@sriov_basic@enable-vfs-autoprobe-on.html
[2]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/bat-bmg-2/igt@sriov_basic@enable-vfs-autoprobe-on.html
- bat-bmg-1: [DMESG-WARN][3] ([Intel XE#7433]) -> [PASS][4] +3 other tests pass
[3]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/bat-bmg-1/igt@sriov_basic@enable-vfs-autoprobe-on.html
[4]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/bat-bmg-1/igt@sriov_basic@enable-vfs-autoprobe-on.html
* igt@xe_module_load@load:
- bat-bmg-3: [DMESG-WARN][5] ([Intel XE#7433]) -> [PASS][6]
[5]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/bat-bmg-3/igt@xe_module_load@load.html
[6]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/bat-bmg-3/igt@xe_module_load@load.html
[Intel XE#7433]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7433
Build changes
-------------
* Linux: xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603 -> xe-pw-161835v2
IGT_8777: a50285a68dbef0fe11140adef4016a756f57b324 @ https://gitlab.freedesktop.org/drm/igt-gpu-tools.git
xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603: 3594e3a9ce7d4ad237f43ff907e9744446108603
xe-pw-161835v2: 161835v2
== Logs ==
For more details see: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/index.html
[-- Attachment #2: Type: text/html, Size: 3039 bytes --]
^ permalink raw reply [flat|nested] 16+ messages in thread* ✗ Xe.CI.FULL: failure for PSR/PR Selective Fetch Early Transport fixes (rev2)
2026-03-03 12:54 [PATCH v2 0/4] PSR/PR Selective Fetch Early Transport fixes Jouni Högander
` (6 preceding siblings ...)
2026-03-03 15:20 ` ✓ Xe.CI.BAT: " Patchwork
@ 2026-03-04 1:53 ` Patchwork
7 siblings, 0 replies; 16+ messages in thread
From: Patchwork @ 2026-03-04 1:53 UTC (permalink / raw)
To: Jouni Högander; +Cc: intel-xe
[-- Attachment #1: Type: text/plain, Size: 66330 bytes --]
== Series Details ==
Series: PSR/PR Selective Fetch Early Transport fixes (rev2)
URL : https://patchwork.freedesktop.org/series/161835/
State : failure
== Summary ==
CI Bug Log - changes from xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603_FULL -> xe-pw-161835v2_FULL
====================================================
Summary
-------
**FAILURE**
Serious unknown changes coming with xe-pw-161835v2_FULL absolutely need to be
verified manually.
If you think the reported changes have nothing to do with the changes
introduced in xe-pw-161835v2_FULL, please notify your bug team (I915-ci-infra@lists.freedesktop.org) to allow them
to document this new failure mode, which will reduce false positives in CI.
Participating hosts (2 -> 2)
------------------------------
No changes in participating hosts
Possible new issues
-------------------
Here are the unknown changes that may have been introduced in xe-pw-161835v2_FULL:
### IGT changes ###
#### Possible regressions ####
* igt@xe_oa@mmio-triggered-reports@oag-0:
- shard-bmg: NOTRUN -> [FAIL][1] +15 other tests fail
[1]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@xe_oa@mmio-triggered-reports@oag-0.html
New tests
---------
New tests have been introduced between xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603_FULL and xe-pw-161835v2_FULL:
### New IGT tests (1) ###
* igt@xe_sriov_flr@flr-basic@numvfs-1:
- Statuses : 1 pass(s)
- Exec time: [1.72] s
Known issues
------------
Here are the changes found in xe-pw-161835v2_FULL that come from known issues:
### IGT changes ###
#### Issues hit ####
* igt@kms_addfb_basic@addfb25-y-tiled-small-legacy:
- shard-bmg: NOTRUN -> [SKIP][2] ([Intel XE#2233])
[2]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_addfb_basic@addfb25-y-tiled-small-legacy.html
* igt@kms_atomic_transition@modeset-transition:
- shard-bmg: NOTRUN -> [ABORT][3] ([Intel XE#5545] / [Intel XE#6652]) +1 other test abort
[3]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_atomic_transition@modeset-transition.html
* igt@kms_atomic_transition@plane-all-modeset-transition-internal-panels:
- shard-bmg: NOTRUN -> [SKIP][4] ([Intel XE#2370]) +1 other test skip
[4]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@kms_atomic_transition@plane-all-modeset-transition-internal-panels.html
* igt@kms_atomic_transition@plane-all-transition@pipe-a-hdmi-a-3:
- shard-bmg: NOTRUN -> [ABORT][5] ([Intel XE#5545]) +1 other test abort
[5]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_atomic_transition@plane-all-transition@pipe-a-hdmi-a-3.html
* igt@kms_big_fb@4-tiled-32bpp-rotate-90:
- shard-bmg: NOTRUN -> [SKIP][6] ([Intel XE#2327]) +18 other tests skip
[6]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_big_fb@4-tiled-32bpp-rotate-90.html
* igt@kms_big_fb@4-tiled-max-hw-stride-32bpp-rotate-0-hflip:
- shard-lnl: NOTRUN -> [SKIP][7] ([Intel XE#1407]) +1 other test skip
[7]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_big_fb@4-tiled-max-hw-stride-32bpp-rotate-0-hflip.html
* igt@kms_big_fb@linear-max-hw-stride-64bpp-rotate-180-hflip:
- shard-bmg: NOTRUN -> [SKIP][8] ([Intel XE#7059] / [Intel XE#7085]) +3 other tests skip
[8]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_big_fb@linear-max-hw-stride-64bpp-rotate-180-hflip.html
* igt@kms_big_fb@y-tiled-addfb-size-overflow:
- shard-bmg: NOTRUN -> [SKIP][9] ([Intel XE#610] / [Intel XE#7387]) +1 other test skip
[9]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_big_fb@y-tiled-addfb-size-overflow.html
* igt@kms_big_fb@y-tiled-max-hw-stride-32bpp-rotate-180:
- shard-bmg: NOTRUN -> [SKIP][10] ([Intel XE#1124]) +59 other tests skip
[10]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_big_fb@y-tiled-max-hw-stride-32bpp-rotate-180.html
* igt@kms_big_fb@yf-tiled-addfb:
- shard-bmg: NOTRUN -> [SKIP][11] ([Intel XE#2328] / [Intel XE#7367])
[11]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_big_fb@yf-tiled-addfb.html
* igt@kms_big_fb@yf-tiled-addfb-size-offset-overflow:
- shard-bmg: NOTRUN -> [SKIP][12] ([Intel XE#607] / [Intel XE#7361])
[12]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_big_fb@yf-tiled-addfb-size-offset-overflow.html
* igt@kms_bw@connected-linear-tiling-3-displays-2560x1440p:
- shard-bmg: NOTRUN -> [SKIP][13] ([Intel XE#2314] / [Intel XE#2894] / [Intel XE#7373]) +7 other tests skip
[13]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@kms_bw@connected-linear-tiling-3-displays-2560x1440p.html
* igt@kms_bw@linear-tiling-1-displays-2560x1440p:
- shard-bmg: NOTRUN -> [SKIP][14] ([Intel XE#367] / [Intel XE#7354]) +9 other tests skip
[14]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@kms_bw@linear-tiling-1-displays-2560x1440p.html
* igt@kms_bw@linear-tiling-3-displays-2560x1440p:
- shard-lnl: NOTRUN -> [SKIP][15] ([Intel XE#367] / [Intel XE#7354])
[15]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_bw@linear-tiling-3-displays-2560x1440p.html
* igt@kms_bw@linear-tiling-4-displays-3840x2160p:
- shard-lnl: NOTRUN -> [SKIP][16] ([Intel XE#1512] / [Intel XE#7392])
[16]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_bw@linear-tiling-4-displays-3840x2160p.html
* igt@kms_ccs@crc-primary-rotation-180-yf-tiled-ccs:
- shard-lnl: NOTRUN -> [SKIP][17] ([Intel XE#2887])
[17]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_ccs@crc-primary-rotation-180-yf-tiled-ccs.html
* igt@kms_ccs@crc-primary-suspend-4-tiled-dg2-mc-ccs:
- shard-bmg: NOTRUN -> [SKIP][18] ([Intel XE#3432]) +9 other tests skip
[18]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@kms_ccs@crc-primary-suspend-4-tiled-dg2-mc-ccs.html
* igt@kms_ccs@crc-primary-suspend-4-tiled-lnl-ccs@pipe-d-hdmi-a-3:
- shard-bmg: NOTRUN -> [SKIP][19] ([Intel XE#2652]) +35 other tests skip
[19]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@kms_ccs@crc-primary-suspend-4-tiled-lnl-ccs@pipe-d-hdmi-a-3.html
* igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs:
- shard-bmg: NOTRUN -> [SKIP][20] ([Intel XE#2887]) +77 other tests skip
[20]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_ccs@random-ccs-data-4-tiled-dg2-rc-ccs.html
* igt@kms_cdclk@mode-transition-all-outputs:
- shard-bmg: NOTRUN -> [SKIP][21] ([Intel XE#2724] / [Intel XE#7449]) +2 other tests skip
[21]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_cdclk@mode-transition-all-outputs.html
* igt@kms_chamelium_color@ctm-0-25:
- shard-lnl: NOTRUN -> [SKIP][22] ([Intel XE#306] / [Intel XE#7358])
[22]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_chamelium_color@ctm-0-25.html
* igt@kms_chamelium_color@ctm-0-50:
- shard-bmg: NOTRUN -> [SKIP][23] ([Intel XE#2325] / [Intel XE#7358]) +7 other tests skip
[23]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_chamelium_color@ctm-0-50.html
* igt@kms_chamelium_hpd@common-hpd-after-suspend:
- shard-bmg: NOTRUN -> [SKIP][24] ([Intel XE#2252]) +52 other tests skip
[24]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_chamelium_hpd@common-hpd-after-suspend.html
* igt@kms_chamelium_sharpness_filter@filter-basic:
- shard-bmg: NOTRUN -> [SKIP][25] ([Intel XE#6507])
[25]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_chamelium_sharpness_filter@filter-basic.html
* igt@kms_color_pipeline@plane-lut3d-green-only@pipe-b-plane-0:
- shard-bmg: NOTRUN -> [SKIP][26] ([Intel XE#6969]) +10 other tests skip
[26]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_color_pipeline@plane-lut3d-green-only@pipe-b-plane-0.html
* igt@kms_color_pipeline@plane-lut3d-green-only@pipe-d-plane-2:
- shard-bmg: NOTRUN -> [SKIP][27] ([Intel XE#6969] / [Intel XE#7006]) +1 other test skip
[27]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_color_pipeline@plane-lut3d-green-only@pipe-d-plane-2.html
* igt@kms_content_protection@atomic-dpms-hdcp14:
- shard-bmg: NOTRUN -> [FAIL][28] ([Intel XE#3304] / [Intel XE#7374])
[28]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_content_protection@atomic-dpms-hdcp14.html
* igt@kms_content_protection@atomic-dpms-hdcp14@pipe-a-dp-1:
- shard-bmg: NOTRUN -> [FAIL][29] ([Intel XE#3304])
[29]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_content_protection@atomic-dpms-hdcp14@pipe-a-dp-1.html
* igt@kms_content_protection@content-type-change:
- shard-bmg: NOTRUN -> [SKIP][30] ([Intel XE#2341]) +3 other tests skip
[30]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_content_protection@content-type-change.html
* igt@kms_content_protection@dp-mst-lic-type-1:
- shard-bmg: NOTRUN -> [SKIP][31] ([Intel XE#2390] / [Intel XE#6974]) +2 other tests skip
[31]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_content_protection@dp-mst-lic-type-1.html
* igt@kms_content_protection@dp-mst-type-0-hdcp14:
- shard-bmg: NOTRUN -> [SKIP][32] ([Intel XE#6974]) +3 other tests skip
[32]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_content_protection@dp-mst-type-0-hdcp14.html
* igt@kms_content_protection@legacy:
- shard-bmg: NOTRUN -> [FAIL][33] ([Intel XE#1178] / [Intel XE#3304] / [Intel XE#7374]) +13 other tests fail
[33]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_content_protection@legacy.html
* igt@kms_content_protection@uevent-hdcp14:
- shard-bmg: NOTRUN -> [FAIL][34] ([Intel XE#6707] / [Intel XE#7439]) +3 other tests fail
[34]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_content_protection@uevent-hdcp14.html
* igt@kms_cursor_crc@cursor-offscreen-128x42:
- shard-bmg: NOTRUN -> [SKIP][35] ([Intel XE#2320]) +27 other tests skip
[35]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@kms_cursor_crc@cursor-offscreen-128x42.html
* igt@kms_cursor_crc@cursor-sliding-512x512:
- shard-bmg: NOTRUN -> [SKIP][36] ([Intel XE#2321] / [Intel XE#7355]) +8 other tests skip
[36]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_cursor_crc@cursor-sliding-512x512.html
* igt@kms_cursor_legacy@2x-long-flip-vs-cursor-legacy:
- shard-lnl: NOTRUN -> [SKIP][37] ([Intel XE#309] / [Intel XE#7343])
[37]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_cursor_legacy@2x-long-flip-vs-cursor-legacy.html
* igt@kms_cursor_legacy@cursor-vs-flip-atomic-transitions-varying-size:
- shard-bmg: NOTRUN -> [DMESG-WARN][38] ([Intel XE#5354])
[38]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_cursor_legacy@cursor-vs-flip-atomic-transitions-varying-size.html
* igt@kms_cursor_legacy@short-busy-flip-before-cursor-atomic-transitions-varying-size:
- shard-bmg: NOTRUN -> [SKIP][39] ([Intel XE#2286] / [Intel XE#6035]) +1 other test skip
[39]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_cursor_legacy@short-busy-flip-before-cursor-atomic-transitions-varying-size.html
* igt@kms_dirtyfb@fbc-dirtyfb-ioctl:
- shard-bmg: NOTRUN -> [SKIP][40] ([Intel XE#4210] / [Intel XE#7467])
[40]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_dirtyfb@fbc-dirtyfb-ioctl.html
* igt@kms_dirtyfb@psr-dirtyfb-ioctl:
- shard-bmg: NOTRUN -> [SKIP][41] ([Intel XE#1508]) +1 other test skip
[41]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_dirtyfb@psr-dirtyfb-ioctl.html
* igt@kms_dither@fb-8bpc-vs-panel-6bpc@pipe-a-hdmi-a-3:
- shard-bmg: NOTRUN -> [SKIP][42] ([Intel XE#1340] / [Intel XE#7435])
[42]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_dither@fb-8bpc-vs-panel-6bpc@pipe-a-hdmi-a-3.html
* igt@kms_dp_link_training@non-uhbr-mst:
- shard-bmg: NOTRUN -> [SKIP][43] ([Intel XE#4354] / [Intel XE#5882])
[43]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@kms_dp_link_training@non-uhbr-mst.html
* igt@kms_dp_link_training@uhbr-mst:
- shard-bmg: NOTRUN -> [SKIP][44] ([Intel XE#4354] / [Intel XE#7386])
[44]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_dp_link_training@uhbr-mst.html
* igt@kms_dp_linktrain_fallback@dsc-fallback:
- shard-bmg: NOTRUN -> [SKIP][45] ([Intel XE#4331] / [Intel XE#7227])
[45]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_dp_linktrain_fallback@dsc-fallback.html
* igt@kms_dsc@dsc-with-output-formats:
- shard-bmg: NOTRUN -> [SKIP][46] ([Intel XE#2244]) +7 other tests skip
[46]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@kms_dsc@dsc-with-output-formats.html
* igt@kms_fbc_dirty_rect@fbc-dirty-rectangle-out-visible-area:
- shard-bmg: NOTRUN -> [SKIP][47] ([Intel XE#4422] / [Intel XE#7442]) +1 other test skip
[47]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_fbc_dirty_rect@fbc-dirty-rectangle-out-visible-area.html
* igt@kms_fbcon_fbt@fbc-suspend:
- shard-bmg: NOTRUN -> [SKIP][48] ([Intel XE#4156] / [Intel XE#7425]) +1 other test skip
[48]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@kms_fbcon_fbt@fbc-suspend.html
* igt@kms_fbcon_fbt@psr-suspend:
- shard-bmg: NOTRUN -> [SKIP][49] ([Intel XE#6126] / [Intel XE#776]) +1 other test skip
[49]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_fbcon_fbt@psr-suspend.html
* igt@kms_feature_discovery@display-3x:
- shard-bmg: NOTRUN -> [SKIP][50] ([Intel XE#2373] / [Intel XE#7448])
[50]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_feature_discovery@display-3x.html
* igt@kms_feature_discovery@display-4x:
- shard-bmg: NOTRUN -> [SKIP][51] ([Intel XE#1138] / [Intel XE#7344])
[51]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@kms_feature_discovery@display-4x.html
* igt@kms_feature_discovery@dp-mst:
- shard-bmg: NOTRUN -> [SKIP][52] ([Intel XE#2375] / [Intel XE#7438])
[52]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_feature_discovery@dp-mst.html
* igt@kms_feature_discovery@psr1:
- shard-bmg: NOTRUN -> [SKIP][53] ([Intel XE#2374] / [Intel XE#6127])
[53]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@kms_feature_discovery@psr1.html
* igt@kms_feature_discovery@psr2:
- shard-bmg: NOTRUN -> [SKIP][54] ([Intel XE#2374] / [Intel XE#7468])
[54]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_feature_discovery@psr2.html
* igt@kms_flip@2x-nonexisting-fb:
- shard-lnl: NOTRUN -> [SKIP][55] ([Intel XE#1421])
[55]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_flip@2x-nonexisting-fb.html
* igt@kms_flip@flip-vs-expired-vblank-interruptible:
- shard-lnl: [PASS][56] -> [FAIL][57] ([Intel XE#301] / [Intel XE#3149]) +2 other tests fail
[56]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-lnl-2/igt@kms_flip@flip-vs-expired-vblank-interruptible.html
[57]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-2/igt@kms_flip@flip-vs-expired-vblank-interruptible.html
* igt@kms_flip_scaled_crc@flip-64bpp-4tile-to-32bpp-4tiledg2rcccs-downscaling:
- shard-bmg: NOTRUN -> [SKIP][58] ([Intel XE#7178] / [Intel XE#7349]) +3 other tests skip
[58]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_flip_scaled_crc@flip-64bpp-4tile-to-32bpp-4tiledg2rcccs-downscaling.html
* igt@kms_flip_scaled_crc@flip-64bpp-yftile-to-32bpp-yftile-downscaling:
- shard-lnl: NOTRUN -> [SKIP][59] ([Intel XE#7178] / [Intel XE#7351]) +1 other test skip
[59]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_flip_scaled_crc@flip-64bpp-yftile-to-32bpp-yftile-downscaling.html
* igt@kms_flip_scaled_crc@flip-64bpp-ytile-to-16bpp-ytile-upscaling:
- shard-bmg: NOTRUN -> [SKIP][60] ([Intel XE#7178] / [Intel XE#7351]) +18 other tests skip
[60]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_flip_scaled_crc@flip-64bpp-ytile-to-16bpp-ytile-upscaling.html
* igt@kms_flip_scaled_crc@flip-p016-linear-to-p016-linear-reflect-x:
- shard-bmg: NOTRUN -> [SKIP][61] ([Intel XE#7179]) +2 other tests skip
[61]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@kms_flip_scaled_crc@flip-p016-linear-to-p016-linear-reflect-x.html
* igt@kms_frontbuffer_tracking@drrs-suspend:
- shard-lnl: NOTRUN -> [SKIP][62] ([Intel XE#6312] / [Intel XE#651])
[62]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_frontbuffer_tracking@drrs-suspend.html
* igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-onoff:
- shard-bmg: NOTRUN -> [SKIP][63] ([Intel XE#4141]) +78 other tests skip
[63]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_frontbuffer_tracking@fbc-2p-scndscrn-spr-indfb-onoff.html
* igt@kms_frontbuffer_tracking@fbcdrrs-1p-offscreen-pri-shrfb-draw-blt:
- shard-lnl: NOTRUN -> [SKIP][64] ([Intel XE#6312])
[64]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_frontbuffer_tracking@fbcdrrs-1p-offscreen-pri-shrfb-draw-blt.html
* igt@kms_frontbuffer_tracking@fbcdrrs-2p-scndscrn-pri-shrfb-draw-render:
- shard-bmg: NOTRUN -> [SKIP][65] ([Intel XE#2311]) +164 other tests skip
[65]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_frontbuffer_tracking@fbcdrrs-2p-scndscrn-pri-shrfb-draw-render.html
* igt@kms_frontbuffer_tracking@fbcdrrs-argb161616f-draw-render:
- shard-bmg: NOTRUN -> [SKIP][66] ([Intel XE#7061] / [Intel XE#7356]) +26 other tests skip
[66]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_frontbuffer_tracking@fbcdrrs-argb161616f-draw-render.html
* igt@kms_frontbuffer_tracking@fbcdrrs-tiling-y:
- shard-bmg: NOTRUN -> [SKIP][67] ([Intel XE#2352] / [Intel XE#7399]) +2 other tests skip
[67]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_frontbuffer_tracking@fbcdrrs-tiling-y.html
* igt@kms_frontbuffer_tracking@plane-fbc-rte:
- shard-bmg: NOTRUN -> [SKIP][68] ([Intel XE#2350] / [Intel XE#7503])
[68]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_frontbuffer_tracking@plane-fbc-rte.html
* igt@kms_frontbuffer_tracking@psr-2p-primscrn-cur-indfb-draw-render:
- shard-lnl: NOTRUN -> [SKIP][69] ([Intel XE#656]) +3 other tests skip
[69]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_frontbuffer_tracking@psr-2p-primscrn-cur-indfb-draw-render.html
* igt@kms_frontbuffer_tracking@psr-2p-primscrn-indfb-plflip-blt:
- shard-bmg: NOTRUN -> [SKIP][70] ([Intel XE#2313]) +155 other tests skip
[70]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_frontbuffer_tracking@psr-2p-primscrn-indfb-plflip-blt.html
* igt@kms_hdr@brightness-with-hdr:
- shard-bmg: NOTRUN -> [SKIP][71] ([Intel XE#3374] / [Intel XE#3544])
[71]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_hdr@brightness-with-hdr.html
* igt@kms_joiner@basic-big-joiner:
- shard-bmg: NOTRUN -> [SKIP][72] ([Intel XE#6901]) +1 other test skip
[72]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_joiner@basic-big-joiner.html
* igt@kms_joiner@basic-max-non-joiner:
- shard-bmg: NOTRUN -> [SKIP][73] ([Intel XE#4298] / [Intel XE#5873])
[73]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@kms_joiner@basic-max-non-joiner.html
* igt@kms_joiner@basic-ultra-joiner:
- shard-bmg: NOTRUN -> [SKIP][74] ([Intel XE#6911] / [Intel XE#7378]) +1 other test skip
[74]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_joiner@basic-ultra-joiner.html
* igt@kms_joiner@invalid-modeset-force-ultra-joiner:
- shard-bmg: NOTRUN -> [SKIP][75] ([Intel XE#6911] / [Intel XE#7466]) +1 other test skip
[75]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@kms_joiner@invalid-modeset-force-ultra-joiner.html
* igt@kms_joiner@switch-modeset-ultra-joiner-big-joiner:
- shard-bmg: NOTRUN -> [SKIP][76] ([Intel XE#4090] / [Intel XE#7443])
[76]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@kms_joiner@switch-modeset-ultra-joiner-big-joiner.html
* igt@kms_multipipe_modeset@basic-max-pipe-crc-check:
- shard-bmg: NOTRUN -> [SKIP][77] ([Intel XE#2501] / [Intel XE#7465])
[77]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_multipipe_modeset@basic-max-pipe-crc-check.html
* igt@kms_panel_fitting@legacy:
- shard-bmg: NOTRUN -> [SKIP][78] ([Intel XE#2486]) +1 other test skip
[78]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_panel_fitting@legacy.html
* igt@kms_pipe_stress@stress-xrgb8888-yftiled:
- shard-bmg: NOTRUN -> [SKIP][79] ([Intel XE#6912] / [Intel XE#7375])
[79]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_pipe_stress@stress-xrgb8888-yftiled.html
* igt@kms_pipe_stress@stress-xrgb8888-ytiled:
- shard-bmg: NOTRUN -> [SKIP][80] ([Intel XE#4329] / [Intel XE#6912] / [Intel XE#7375])
[80]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@kms_pipe_stress@stress-xrgb8888-ytiled.html
* igt@kms_plane@pixel-format-4-tiled-modifier@pipe-b-plane-5:
- shard-bmg: NOTRUN -> [SKIP][81] ([Intel XE#7130]) +5 other tests skip
[81]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_plane@pixel-format-4-tiled-modifier@pipe-b-plane-5.html
* igt@kms_plane@pixel-format-y-tiled-gen12-mc-ccs-modifier-source-clamping:
- shard-bmg: NOTRUN -> [SKIP][82] ([Intel XE#7283]) +23 other tests skip
[82]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_plane@pixel-format-y-tiled-gen12-mc-ccs-modifier-source-clamping.html
* igt@kms_plane_lowres@tiling-y:
- shard-bmg: NOTRUN -> [SKIP][83] ([Intel XE#2393]) +1 other test skip
[83]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_plane_lowres@tiling-y.html
* igt@kms_plane_multiple@2x-tiling-yf:
- shard-bmg: NOTRUN -> [SKIP][84] ([Intel XE#5021] / [Intel XE#7377]) +1 other test skip
[84]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_plane_multiple@2x-tiling-yf.html
* igt@kms_plane_multiple@tiling-yf:
- shard-bmg: NOTRUN -> [SKIP][85] ([Intel XE#5020] / [Intel XE#7348]) +1 other test skip
[85]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_plane_multiple@tiling-yf.html
* igt@kms_plane_scaling@planes-upscale-factor-0-25-downscale-factor-0-5:
- shard-bmg: NOTRUN -> [SKIP][86] ([Intel XE#2763] / [Intel XE#6886]) +24 other tests skip
[86]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_plane_scaling@planes-upscale-factor-0-25-downscale-factor-0-5.html
* igt@kms_pm_backlight@bad-brightness:
- shard-bmg: NOTRUN -> [SKIP][87] ([Intel XE#7376] / [Intel XE#870]) +4 other tests skip
[87]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@kms_pm_backlight@bad-brightness.html
* igt@kms_pm_backlight@brightness-with-dpms:
- shard-bmg: NOTRUN -> [SKIP][88] ([Intel XE#2938] / [Intel XE#7376])
[88]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@kms_pm_backlight@brightness-with-dpms.html
* igt@kms_pm_dc@dc5-retention-flops:
- shard-bmg: NOTRUN -> [SKIP][89] ([Intel XE#3309] / [Intel XE#7368])
[89]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@kms_pm_dc@dc5-retention-flops.html
* igt@kms_pm_dc@dc6-psr:
- shard-bmg: NOTRUN -> [SKIP][90] ([Intel XE#2392] / [Intel XE#7463]) +1 other test skip
[90]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_pm_dc@dc6-psr.html
* igt@kms_pm_dc@deep-pkgc:
- shard-bmg: NOTRUN -> [SKIP][91] ([Intel XE#2505] / [Intel XE#7447])
[91]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_pm_dc@deep-pkgc.html
* igt@kms_pm_lpsp@kms-lpsp:
- shard-bmg: NOTRUN -> [SKIP][92] ([Intel XE#2499])
[92]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@kms_pm_lpsp@kms-lpsp.html
* igt@kms_pm_rpm@dpms-lpsp:
- shard-bmg: NOTRUN -> [SKIP][93] ([Intel XE#1439] / [Intel XE#3141] / [Intel XE#7383] / [Intel XE#836]) +3 other tests skip
[93]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_pm_rpm@dpms-lpsp.html
* igt@kms_pm_rpm@dpms-mode-unset-lpsp:
- shard-bmg: NOTRUN -> [SKIP][94] ([Intel XE#1439] / [Intel XE#7402] / [Intel XE#836])
[94]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_pm_rpm@dpms-mode-unset-lpsp.html
* igt@kms_pm_rpm@package-g7:
- shard-bmg: NOTRUN -> [SKIP][95] ([Intel XE#6814] / [Intel XE#7428])
[95]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@kms_pm_rpm@package-g7.html
* igt@kms_psr2_sf@psr2-plane-move-sf-dmg-area:
- shard-bmg: NOTRUN -> [SKIP][96] ([Intel XE#1489]) +44 other tests skip
[96]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_psr2_sf@psr2-plane-move-sf-dmg-area.html
* igt@kms_psr2_su@page_flip-xrgb8888:
- shard-bmg: NOTRUN -> [SKIP][97] ([Intel XE#2387] / [Intel XE#7429]) +2 other tests skip
[97]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@kms_psr2_su@page_flip-xrgb8888.html
* igt@kms_psr@fbc-psr2-cursor-plane-onoff:
- shard-lnl: NOTRUN -> [SKIP][98] ([Intel XE#1406] / [Intel XE#7345])
[98]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_psr@fbc-psr2-cursor-plane-onoff.html
* igt@kms_psr@fbc-psr2-cursor-plane-onoff@edp-1:
- shard-lnl: NOTRUN -> [SKIP][99] ([Intel XE#1406] / [Intel XE#4609])
[99]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_psr@fbc-psr2-cursor-plane-onoff@edp-1.html
* igt@kms_psr@pr-cursor-plane-onoff:
- shard-lnl: NOTRUN -> [SKIP][100] ([Intel XE#1406])
[100]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_psr@pr-cursor-plane-onoff.html
* igt@kms_psr@psr2-no-drrs:
- shard-bmg: NOTRUN -> [SKIP][101] ([Intel XE#2234] / [Intel XE#2850]) +67 other tests skip
[101]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_psr@psr2-no-drrs.html
* igt@kms_psr@psr2-primary-render:
- shard-bmg: NOTRUN -> [SKIP][102] ([Intel XE#2234])
[102]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_psr@psr2-primary-render.html
* igt@kms_psr_stress_test@flip-primary-invalidate-overlay:
- shard-bmg: NOTRUN -> [SKIP][103] ([Intel XE#2414] / [Intel XE#7446]) +1 other test skip
[103]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@kms_psr_stress_test@flip-primary-invalidate-overlay.html
* igt@kms_rotation_crc@primary-y-tiled-reflect-x-180:
- shard-bmg: NOTRUN -> [SKIP][104] ([Intel XE#2330] / [Intel XE#5813]) +3 other tests skip
[104]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@kms_rotation_crc@primary-y-tiled-reflect-x-180.html
* igt@kms_rotation_crc@sprite-rotation-90:
- shard-bmg: NOTRUN -> [SKIP][105] ([Intel XE#3414] / [Intel XE#3904] / [Intel XE#7342]) +10 other tests skip
[105]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@kms_rotation_crc@sprite-rotation-90.html
* igt@kms_scaling_modes@scaling-mode-center:
- shard-bmg: NOTRUN -> [SKIP][106] ([Intel XE#2413]) +2 other tests skip
[106]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_scaling_modes@scaling-mode-center.html
* igt@kms_setmode@basic-clone-single-crtc:
- shard-bmg: NOTRUN -> [SKIP][107] ([Intel XE#1435]) +1 other test skip
[107]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@kms_setmode@basic-clone-single-crtc.html
* igt@kms_sharpness_filter@invalid-filter-with-scaling-mode:
- shard-bmg: NOTRUN -> [SKIP][108] ([Intel XE#6503]) +12 other tests skip
[108]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@kms_sharpness_filter@invalid-filter-with-scaling-mode.html
* igt@kms_tiled_display@basic-test-pattern:
- shard-bmg: NOTRUN -> [SKIP][109] ([Intel XE#2426] / [Intel XE#5848]) +1 other test skip
[109]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@kms_tiled_display@basic-test-pattern.html
* igt@kms_tv_load_detect@load-detect:
- shard-bmg: NOTRUN -> [SKIP][110] ([Intel XE#2450] / [Intel XE#7440])
[110]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@kms_tv_load_detect@load-detect.html
* igt@kms_vrr@cmrr:
- shard-bmg: NOTRUN -> [SKIP][111] ([Intel XE#2168] / [Intel XE#7444])
[111]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@kms_vrr@cmrr.html
* igt@kms_vrr@flip-suspend:
- shard-bmg: NOTRUN -> [SKIP][112] ([Intel XE#1499]) +7 other tests skip
[112]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@kms_vrr@flip-suspend.html
* igt@kms_vrr@seamless-rr-switch-virtual@pipe-a-edp-1:
- shard-lnl: [PASS][113] -> [FAIL][114] ([Intel XE#2142]) +1 other test fail
[113]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-lnl-6/igt@kms_vrr@seamless-rr-switch-virtual@pipe-a-edp-1.html
[114]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-2/igt@kms_vrr@seamless-rr-switch-virtual@pipe-a-edp-1.html
* igt@xe_compute@ccs-mode-basic:
- shard-bmg: NOTRUN -> [SKIP][115] ([Intel XE#6599]) +2 other tests skip
[115]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@xe_compute@ccs-mode-basic.html
* igt@xe_create@multigpu-create-massive-size:
- shard-bmg: NOTRUN -> [SKIP][116] ([Intel XE#2504] / [Intel XE#7319] / [Intel XE#7350])
[116]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@xe_create@multigpu-create-massive-size.html
* igt@xe_eudebug@basic-vm-access-parameters-userptr-faultable:
- shard-lnl: NOTRUN -> [SKIP][117] ([Intel XE#4837])
[117]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@xe_eudebug@basic-vm-access-parameters-userptr-faultable.html
* igt@xe_eudebug@basic-vm-bind-metadata-discovery:
- shard-bmg: NOTRUN -> [SKIP][118] ([Intel XE#4837]) +39 other tests skip
[118]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_eudebug@basic-vm-bind-metadata-discovery.html
* igt@xe_eudebug_online@pagefault-one-of-many:
- shard-bmg: NOTRUN -> [SKIP][119] ([Intel XE#6665])
[119]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@xe_eudebug_online@pagefault-one-of-many.html
* igt@xe_eudebug_online@pagefault-read-stress:
- shard-bmg: NOTRUN -> [SKIP][120] ([Intel XE#6665] / [Intel XE#6681]) +1 other test skip
[120]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_eudebug_online@pagefault-read-stress.html
* igt@xe_eudebug_online@set-breakpoint-faultable:
- shard-bmg: NOTRUN -> [SKIP][121] ([Intel XE#4837] / [Intel XE#6665]) +27 other tests skip
[121]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_eudebug_online@set-breakpoint-faultable.html
* igt@xe_eudebug_sriov@deny-sriov:
- shard-bmg: NOTRUN -> [SKIP][122] ([Intel XE#5793] / [Intel XE#7320] / [Intel XE#7464]) +1 other test skip
[122]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@xe_eudebug_sriov@deny-sriov.html
* igt@xe_evict@evict-threads-small-multi-queue:
- shard-bmg: NOTRUN -> [SKIP][123] ([Intel XE#7140]) +7 other tests skip
[123]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@xe_evict@evict-threads-small-multi-queue.html
* igt@xe_exec_basic@multigpu-many-execqueues-many-vm-bindexecqueue-userptr:
- shard-bmg: NOTRUN -> [SKIP][124] ([Intel XE#2322] / [Intel XE#7372]) +50 other tests skip
[124]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@xe_exec_basic@multigpu-many-execqueues-many-vm-bindexecqueue-userptr.html
* igt@xe_exec_fault_mode@many-execqueues-multi-queue-userptr:
- shard-bmg: NOTRUN -> [SKIP][125] ([Intel XE#7136]) +67 other tests skip
[125]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_exec_fault_mode@many-execqueues-multi-queue-userptr.html
* igt@xe_exec_fault_mode@many-execqueues-multi-queue-userptr-rebind:
- shard-lnl: NOTRUN -> [SKIP][126] ([Intel XE#7136])
[126]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@xe_exec_fault_mode@many-execqueues-multi-queue-userptr-rebind.html
* igt@xe_exec_multi_queue@max-queues-preempt-mode-priority:
- shard-lnl: NOTRUN -> [SKIP][127] ([Intel XE#6874]) +2 other tests skip
[127]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@xe_exec_multi_queue@max-queues-preempt-mode-priority.html
* igt@xe_exec_multi_queue@two-queues-priority:
- shard-bmg: NOTRUN -> [SKIP][128] ([Intel XE#6874]) +158 other tests skip
[128]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@xe_exec_multi_queue@two-queues-priority.html
* igt@xe_exec_system_allocator@many-stride-new-prefetch:
- shard-bmg: NOTRUN -> [INCOMPLETE][129] ([Intel XE#7098])
[129]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@xe_exec_system_allocator@many-stride-new-prefetch.html
* igt@xe_exec_threads@threads-many-queues:
- shard-bmg: NOTRUN -> [FAIL][130] ([Intel XE#7166])
[130]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@xe_exec_threads@threads-many-queues.html
* igt@xe_exec_threads@threads-multi-queue-mixed-shared-vm-userptr-rebind:
- shard-bmg: NOTRUN -> [SKIP][131] ([Intel XE#7138]) +44 other tests skip
[131]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-6/igt@xe_exec_threads@threads-multi-queue-mixed-shared-vm-userptr-rebind.html
* igt@xe_exec_threads@threads-multi-queue-shared-vm-rebind:
- shard-lnl: NOTRUN -> [SKIP][132] ([Intel XE#7138])
[132]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@xe_exec_threads@threads-multi-queue-shared-vm-rebind.html
* igt@xe_fault_injection@exec-queue-create-fail-xe_pxp_exec_queue_add:
- shard-bmg: NOTRUN -> [SKIP][133] ([Intel XE#6281] / [Intel XE#7426])
[133]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@xe_fault_injection@exec-queue-create-fail-xe_pxp_exec_queue_add.html
* igt@xe_fault_injection@probe-fail-guc-xe_guc_ct_send_recv:
- shard-bmg: NOTRUN -> [ABORT][134] ([Intel XE#5466])
[134]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@xe_fault_injection@probe-fail-guc-xe_guc_ct_send_recv.html
* igt@xe_live_ktest@xe_bo@xe_ccs_migrate_kunit:
- shard-bmg: NOTRUN -> [SKIP][135] ([Intel XE#2229])
[135]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@xe_live_ktest@xe_bo@xe_ccs_migrate_kunit.html
* igt@xe_live_ktest@xe_eudebug:
- shard-bmg: NOTRUN -> [SKIP][136] ([Intel XE#2833])
[136]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_live_ktest@xe_eudebug.html
* igt@xe_media_fill@media-fill:
- shard-bmg: NOTRUN -> [SKIP][137] ([Intel XE#2459] / [Intel XE#2596] / [Intel XE#7321] / [Intel XE#7453])
[137]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@xe_media_fill@media-fill.html
* igt@xe_mmap@small-bar:
- shard-bmg: NOTRUN -> [SKIP][138] ([Intel XE#586] / [Intel XE#7323] / [Intel XE#7384])
[138]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@xe_mmap@small-bar.html
* igt@xe_multigpu_svm@mgpu-concurrent-access-prefetch:
- shard-bmg: NOTRUN -> [SKIP][139] ([Intel XE#6964]) +19 other tests skip
[139]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@xe_multigpu_svm@mgpu-concurrent-access-prefetch.html
* igt@xe_pat@pat-index-xehpc:
- shard-bmg: NOTRUN -> [SKIP][140] ([Intel XE#1420])
[140]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-6/igt@xe_pat@pat-index-xehpc.html
* igt@xe_pat@pat-index-xelp:
- shard-bmg: NOTRUN -> [SKIP][141] ([Intel XE#2245])
[141]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@xe_pat@pat-index-xelp.html
* igt@xe_pat@pat-index-xelpg:
- shard-bmg: NOTRUN -> [SKIP][142] ([Intel XE#2236])
[142]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_pat@pat-index-xelpg.html
* igt@xe_peer2peer@write:
- shard-bmg: NOTRUN -> [SKIP][143] ([Intel XE#2427] / [Intel XE#6953] / [Intel XE#7326] / [Intel XE#7353]) +1 other test skip
[143]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@xe_peer2peer@write.html
* igt@xe_pm@d3cold-multiple-execs:
- shard-bmg: NOTRUN -> [SKIP][144] ([Intel XE#2284] / [Intel XE#7370]) +6 other tests skip
[144]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@xe_pm@d3cold-multiple-execs.html
* igt@xe_pm@d3hot-i2c:
- shard-bmg: NOTRUN -> [SKIP][145] ([Intel XE#5742] / [Intel XE#7328] / [Intel XE#7400])
[145]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@xe_pm@d3hot-i2c.html
* igt@xe_pm@vram-d3cold-threshold:
- shard-bmg: NOTRUN -> [SKIP][146] ([Intel XE#579] / [Intel XE#7329] / [Intel XE#7456])
[146]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@xe_pm@vram-d3cold-threshold.html
* igt@xe_pxp@pxp-termination-key-update-post-suspend:
- shard-bmg: NOTRUN -> [SKIP][147] ([Intel XE#4733] / [Intel XE#7417]) +14 other tests skip
[147]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-6/igt@xe_pxp@pxp-termination-key-update-post-suspend.html
* igt@xe_query@multigpu-query-invalid-cs-cycles:
- shard-bmg: NOTRUN -> [SKIP][148] ([Intel XE#944]) +13 other tests skip
[148]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_query@multigpu-query-invalid-cs-cycles.html
* igt@xe_sriov_flr@flr-each-isolation:
- shard-bmg: NOTRUN -> [FAIL][149] ([Intel XE#5937])
[149]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_sriov_flr@flr-each-isolation.html
#### Possible fixes ####
* igt@kms_flip@flip-vs-expired-vblank@a-edp1:
- shard-lnl: [FAIL][150] ([Intel XE#301]) -> [PASS][151]
[150]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-lnl-5/igt@kms_flip@flip-vs-expired-vblank@a-edp1.html
[151]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-1/igt@kms_flip@flip-vs-expired-vblank@a-edp1.html
* igt@kms_vrr@cmrr@pipe-a-edp-1:
- shard-lnl: [FAIL][152] ([Intel XE#4459]) -> [PASS][153] +1 other test pass
[152]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-lnl-3/igt@kms_vrr@cmrr@pipe-a-edp-1.html
[153]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-4/igt@kms_vrr@cmrr@pipe-a-edp-1.html
* igt@xe_module_load@load:
- shard-bmg: ([DMESG-WARN][154], [DMESG-WARN][155], [DMESG-WARN][156], [DMESG-WARN][157], [DMESG-WARN][158], [DMESG-WARN][159], [DMESG-WARN][160], [DMESG-WARN][161], [DMESG-WARN][162], [DMESG-WARN][163], [DMESG-WARN][164], [DMESG-WARN][165], [DMESG-WARN][166], [DMESG-WARN][167], [DMESG-WARN][168], [DMESG-WARN][169], [DMESG-WARN][170], [DMESG-WARN][171], [DMESG-WARN][172], [DMESG-WARN][173], [DMESG-WARN][174], [DMESG-WARN][175], [DMESG-WARN][176], [DMESG-WARN][177], [DMESG-WARN][178]) ([Intel XE#7433]) -> ([PASS][179], [PASS][180], [PASS][181], [PASS][182], [PASS][183], [PASS][184], [PASS][185], [PASS][186], [PASS][187], [PASS][188], [PASS][189], [PASS][190], [PASS][191], [PASS][192], [PASS][193], [PASS][194], [PASS][195], [PASS][196], [PASS][197], [PASS][198], [PASS][199], [PASS][200], [PASS][201], [PASS][202], [PASS][203])
[154]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-5/igt@xe_module_load@load.html
[155]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-5/igt@xe_module_load@load.html
[156]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-5/igt@xe_module_load@load.html
[157]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-8/igt@xe_module_load@load.html
[158]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-8/igt@xe_module_load@load.html
[159]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-8/igt@xe_module_load@load.html
[160]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-6/igt@xe_module_load@load.html
[161]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-6/igt@xe_module_load@load.html
[162]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-3/igt@xe_module_load@load.html
[163]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-3/igt@xe_module_load@load.html
[164]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-3/igt@xe_module_load@load.html
[165]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-1/igt@xe_module_load@load.html
[166]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-1/igt@xe_module_load@load.html
[167]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-7/igt@xe_module_load@load.html
[168]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-7/igt@xe_module_load@load.html
[169]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-7/igt@xe_module_load@load.html
[170]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-9/igt@xe_module_load@load.html
[171]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-4/igt@xe_module_load@load.html
[172]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-4/igt@xe_module_load@load.html
[173]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-4/igt@xe_module_load@load.html
[174]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-9/igt@xe_module_load@load.html
[175]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-9/igt@xe_module_load@load.html
[176]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-2/igt@xe_module_load@load.html
[177]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-2/igt@xe_module_load@load.html
[178]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-bmg-2/igt@xe_module_load@load.html
[179]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@xe_module_load@load.html
[180]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@xe_module_load@load.html
[181]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@xe_module_load@load.html
[182]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@xe_module_load@load.html
[183]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@xe_module_load@load.html
[184]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-6/igt@xe_module_load@load.html
[185]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@xe_module_load@load.html
[186]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@xe_module_load@load.html
[187]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-8/igt@xe_module_load@load.html
[188]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-4/igt@xe_module_load@load.html
[189]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_module_load@load.html
[190]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@xe_module_load@load.html
[191]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@xe_module_load@load.html
[192]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-1/igt@xe_module_load@load.html
[193]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_module_load@load.html
[194]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-9/igt@xe_module_load@load.html
[195]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-5/igt@xe_module_load@load.html
[196]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@xe_module_load@load.html
[197]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@xe_module_load@load.html
[198]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-7/igt@xe_module_load@load.html
[199]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@xe_module_load@load.html
[200]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@xe_module_load@load.html
[201]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-2/igt@xe_module_load@load.html
[202]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-3/igt@xe_module_load@load.html
[203]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-bmg-6/igt@xe_module_load@load.html
#### Warnings ####
* igt@kms_flip@flip-vs-expired-vblank:
- shard-lnl: [FAIL][204] ([Intel XE#301]) -> [FAIL][205] ([Intel XE#301] / [Intel XE#3149])
[204]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603/shard-lnl-5/igt@kms_flip@flip-vs-expired-vblank.html
[205]: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/shard-lnl-1/igt@kms_flip@flip-vs-expired-vblank.html
[Intel XE#1124]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1124
[Intel XE#1138]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1138
[Intel XE#1178]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1178
[Intel XE#1340]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1340
[Intel XE#1406]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1406
[Intel XE#1407]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1407
[Intel XE#1420]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1420
[Intel XE#1421]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1421
[Intel XE#1435]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1435
[Intel XE#1439]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1439
[Intel XE#1489]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1489
[Intel XE#1499]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1499
[Intel XE#1508]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1508
[Intel XE#1512]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/1512
[Intel XE#2142]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2142
[Intel XE#2168]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2168
[Intel XE#2229]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2229
[Intel XE#2233]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2233
[Intel XE#2234]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2234
[Intel XE#2236]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2236
[Intel XE#2244]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2244
[Intel XE#2245]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2245
[Intel XE#2252]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2252
[Intel XE#2284]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2284
[Intel XE#2286]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2286
[Intel XE#2311]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2311
[Intel XE#2313]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2313
[Intel XE#2314]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2314
[Intel XE#2320]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2320
[Intel XE#2321]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2321
[Intel XE#2322]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2322
[Intel XE#2325]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2325
[Intel XE#2327]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2327
[Intel XE#2328]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2328
[Intel XE#2330]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2330
[Intel XE#2341]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2341
[Intel XE#2350]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2350
[Intel XE#2352]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2352
[Intel XE#2370]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2370
[Intel XE#2373]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2373
[Intel XE#2374]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2374
[Intel XE#2375]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2375
[Intel XE#2387]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2387
[Intel XE#2390]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2390
[Intel XE#2392]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2392
[Intel XE#2393]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2393
[Intel XE#2413]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2413
[Intel XE#2414]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2414
[Intel XE#2426]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2426
[Intel XE#2427]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2427
[Intel XE#2450]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2450
[Intel XE#2459]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2459
[Intel XE#2486]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2486
[Intel XE#2499]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2499
[Intel XE#2501]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2501
[Intel XE#2504]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2504
[Intel XE#2505]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2505
[Intel XE#2596]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2596
[Intel XE#2652]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2652
[Intel XE#2724]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2724
[Intel XE#2763]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2763
[Intel XE#2833]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2833
[Intel XE#2850]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2850
[Intel XE#2887]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2887
[Intel XE#2894]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2894
[Intel XE#2938]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/2938
[Intel XE#301]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/301
[Intel XE#306]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/306
[Intel XE#309]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/309
[Intel XE#3141]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3141
[Intel XE#3149]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3149
[Intel XE#3304]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3304
[Intel XE#3309]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3309
[Intel XE#3374]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3374
[Intel XE#3414]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3414
[Intel XE#3432]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3432
[Intel XE#3544]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3544
[Intel XE#367]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/367
[Intel XE#3904]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/3904
[Intel XE#4090]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4090
[Intel XE#4141]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4141
[Intel XE#4156]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4156
[Intel XE#4210]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4210
[Intel XE#4298]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4298
[Intel XE#4329]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4329
[Intel XE#4331]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4331
[Intel XE#4354]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4354
[Intel XE#4422]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4422
[Intel XE#4459]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4459
[Intel XE#4609]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4609
[Intel XE#4733]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4733
[Intel XE#4837]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/4837
[Intel XE#5020]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5020
[Intel XE#5021]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5021
[Intel XE#5354]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5354
[Intel XE#5466]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5466
[Intel XE#5545]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5545
[Intel XE#5742]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5742
[Intel XE#579]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/579
[Intel XE#5793]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5793
[Intel XE#5813]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5813
[Intel XE#5848]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5848
[Intel XE#586]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/586
[Intel XE#5873]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5873
[Intel XE#5882]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5882
[Intel XE#5937]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/5937
[Intel XE#6035]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6035
[Intel XE#607]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/607
[Intel XE#610]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/610
[Intel XE#6126]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6126
[Intel XE#6127]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6127
[Intel XE#6281]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6281
[Intel XE#6312]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6312
[Intel XE#6503]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6503
[Intel XE#6507]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6507
[Intel XE#651]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/651
[Intel XE#656]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/656
[Intel XE#6599]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6599
[Intel XE#6652]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6652
[Intel XE#6665]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6665
[Intel XE#6681]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6681
[Intel XE#6707]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6707
[Intel XE#6814]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6814
[Intel XE#6874]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6874
[Intel XE#6886]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6886
[Intel XE#6901]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6901
[Intel XE#6911]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6911
[Intel XE#6912]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6912
[Intel XE#6953]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6953
[Intel XE#6964]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6964
[Intel XE#6969]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6969
[Intel XE#6974]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/6974
[Intel XE#7006]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7006
[Intel XE#7059]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7059
[Intel XE#7061]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7061
[Intel XE#7085]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7085
[Intel XE#7098]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7098
[Intel XE#7130]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7130
[Intel XE#7136]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7136
[Intel XE#7138]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7138
[Intel XE#7140]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7140
[Intel XE#7166]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7166
[Intel XE#7178]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7178
[Intel XE#7179]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7179
[Intel XE#7227]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7227
[Intel XE#7283]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7283
[Intel XE#7319]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7319
[Intel XE#7320]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7320
[Intel XE#7321]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7321
[Intel XE#7323]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7323
[Intel XE#7326]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7326
[Intel XE#7328]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7328
[Intel XE#7329]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7329
[Intel XE#7342]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7342
[Intel XE#7343]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7343
[Intel XE#7344]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7344
[Intel XE#7345]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7345
[Intel XE#7348]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7348
[Intel XE#7349]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7349
[Intel XE#7350]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7350
[Intel XE#7351]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7351
[Intel XE#7353]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7353
[Intel XE#7354]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7354
[Intel XE#7355]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7355
[Intel XE#7356]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7356
[Intel XE#7358]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7358
[Intel XE#7361]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7361
[Intel XE#7367]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7367
[Intel XE#7368]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7368
[Intel XE#7370]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7370
[Intel XE#7372]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7372
[Intel XE#7373]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7373
[Intel XE#7374]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7374
[Intel XE#7375]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7375
[Intel XE#7376]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7376
[Intel XE#7377]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7377
[Intel XE#7378]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7378
[Intel XE#7383]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7383
[Intel XE#7384]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7384
[Intel XE#7386]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7386
[Intel XE#7387]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7387
[Intel XE#7392]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7392
[Intel XE#7399]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7399
[Intel XE#7400]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7400
[Intel XE#7402]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7402
[Intel XE#7417]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7417
[Intel XE#7425]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7425
[Intel XE#7426]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7426
[Intel XE#7428]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7428
[Intel XE#7429]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7429
[Intel XE#7433]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7433
[Intel XE#7435]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7435
[Intel XE#7438]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7438
[Intel XE#7439]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7439
[Intel XE#7440]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7440
[Intel XE#7442]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7442
[Intel XE#7443]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7443
[Intel XE#7444]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7444
[Intel XE#7446]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7446
[Intel XE#7447]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7447
[Intel XE#7448]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7448
[Intel XE#7449]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7449
[Intel XE#7453]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7453
[Intel XE#7456]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7456
[Intel XE#7463]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7463
[Intel XE#7464]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7464
[Intel XE#7465]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7465
[Intel XE#7466]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7466
[Intel XE#7467]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7467
[Intel XE#7468]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7468
[Intel XE#7503]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/7503
[Intel XE#776]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/776
[Intel XE#836]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/836
[Intel XE#870]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/870
[Intel XE#944]: https://gitlab.freedesktop.org/drm/xe/kernel/issues/944
Build changes
-------------
* Linux: xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603 -> xe-pw-161835v2
IGT_8777: a50285a68dbef0fe11140adef4016a756f57b324 @ https://gitlab.freedesktop.org/drm/igt-gpu-tools.git
xe-4652-3594e3a9ce7d4ad237f43ff907e9744446108603: 3594e3a9ce7d4ad237f43ff907e9744446108603
xe-pw-161835v2: 161835v2
== Logs ==
For more details see: https://intel-gfx-ci.01.org/tree/intel-xe/xe-pw-161835v2/index.html
[-- Attachment #2: Type: text/html, Size: 73014 bytes --]
^ permalink raw reply [flat|nested] 16+ messages in thread